参数资料
型号: AD7477AAKSZ-REEL
厂商: ANALOG DEVICES INC
元件分类: ADC
英文描述: Circular Connector; MIL SPEC:MIL-C-5015; Body Material:Metal; Series:GT; No. of Contacts:12; Connector Shell Size:28; Connecting Termination:Solder; Circular Shell Style:Square Flange Receptacle; Body Style:Straight
中文描述: 1-CH 10-BIT SUCCESSIVE APPROXIMATION ADC, SERIAL ACCESS, PDSO6
封装: ROHS COMPLIANT, MO-203AB, SC-70, 6 PIN
文件页数: 19/24页
文件大小: 580K
代理商: AD7477AAKSZ-REEL
REV. C
AD7476A/AD7477A/AD7478A
–19–
elapsed, the conversion will be terminated and the SDATA line
will go back into three-state. If 16 SCLKs are considered in the
cycle, SDATA will return to three-state on the 16th SCLK
falling edge, as shown in Figure 15.
CS
going low clocks out the first leading zero to be read in by
the microcontroller or DSP. The remaining data is then clocked
out by subsequent SCLK falling edges beginning with the sec-
ond leading zero. Thus, the first falling clock edge on the serial
clock has the first leading zero provided and also clocks out the
second leading zero. For the AD7476A, the final bit in the data
transfer is valid on the 16th falling edge, having been clocked
out on the previous (15th) falling edge.
In applications with a slower SCLK, it is possible to read in data
on each SCLK rising edge. In this case, the first falling edge of
SCLK will clock out the second leading zero, which can be read
in the first rising edge. However, the first leading zero that was
clocked out when
CS
went low will be missed, unless it was not
read in the first falling edge. The 15th falling edge of SCLK will
clock out the last bit and it could be read in the 15th rising
SCLK edge.
If
CS
goes low just after one SCLK falling edge has elapsed,
CS
will clock out the first leading zero as it did before, and it may
be read in the SCLK rising edge. The next SCLK falling edge
will clock out the second leading zero, and it may be read in the
following rising edge.
AD7478A in a 12 SCLK Cycle Serial Interface
For the AD7478A, if
CS
is brought high in the 12th rising edge
after the four leading zeros and the eight bits of the conversion
have been provided, the part can achieve a 1.2 MSPS throughput
rate. For the AD7478A, the track-and-hold goes back into track
in the 11th rising edge. In this case, a f
SCLK
= 20 MHz and a
throughput of 1.2 MSPS give a cycle time of t
2
+10.5 (1/f
SCLK
) +
t
ACQ
= 833 ns. With t
2
= 10 ns min, this leaves t
ACQ
to be 298 ns.
This 298 ns satisfies the requirement of 225 ns for t
ACQ
. From
Figure 16, t
ACQ
is comprised of 0.5 (1/f
SCLK
) + t
8
+ t
QUIET
, where
t
8
= 36 ns max. This allows a value of 237 ns for t
QUIET
, satisfying
the minimum requirement of 50 ns.
MICROPROCESSOR INTERFACING
The serial interface on the AD7476A/AD7477A/AD7478A
allows the part to be directly connected to a range of different
microprocessors. This section explains how to interface the
AD7476A/AD7477A/AD7478A with some of the more common
microcontroller and DSP serial interface protocols.
AD7476A/AD7477A/AD7478A to TMS320C541 Interface
The serial interface on the TMS320C541 uses a continuous
serial clock and frame synchronization signals to synchronize the
data transfer operations with peripheral devices, such as the
AD7476A/AD7477A/AD7478A. The
CS
input allows easy inter-
facing between the TMS320C541 and the AD7476A/AD7477A/
AD7478A without any glue logic required. The serial port of the
TMS320C541 is set up to operate in burst mode (FSM = 1 in
the serial port control register, SPC) with internal serial clock
CLKX (MCM = 1 in the SPC register) and internal frame signal
(TXM = 1 in the SPC register), so both pins are configured as
outputs. For the AD7476A, the word length should be set to 16 bits
(FO = 0 in the SPC register). This DSP only allows frames with
a word length of 16 bits or 8 bits. Therefore, in the case of the
AD7477A and AD7478A where 14 bits and 12 bits were required,
the FO bit would be set up to 16 bits. This means to obtain the
conversion result, 16 SCLKs are needed. In both situations, the
remaining SCLKs will clock out trailing zeros. For the AD7477A,
two trailing zeros will be clocked out in the last two clock cycles;
for the AD7478A, four trailing zeros will be clocked out.
CS
SCLK
1
13
15
SDATA
THREE-STATE
4 LEADING ZEROS
t
4
2
3
4
16
t
5
t
3
t
2
THREE-STATE
DB7
t
6
t
7
t
8
14
ZERO
ZERO
ZERO
Z
t
1
1/ THROUGHPUT
ZERO
ZERO
ZERO
ZERO
11
12
4 TRAILING ZEROS
t
CONVERT
t
QUIET
B
Figure 15. AD7478A Serial Interface Timing Diagram
SCLK
t
1
1
5
11
SDATA
THREE-STATE
DB7
DB6
DB0
ZERO
ZERO
ZERO
Z
4 LEADING ZEROS
2
3
4
t
2
t
8
12
1/THROUGHPUT
t
ACQ
10.5(1/
f
SCLK
)
t
CONVERT
t
QUIET
B
THREE-STATE
CS
Figure 16. AD7478A in a 12 SCLK Cycle Serial Interface
相关PDF资料
PDF描述
AD7478AAKSZ-REEL Circular Connector; MIL SPEC:MIL-C-5015; Body Material:Metal; Series:GT; No. of Contacts:3; Connector Shell Size:28; Connecting Termination:Solder; Circular Shell Style:Square Flange Receptacle; Body Style:Straight
AD7477AAKSZ-REEL7 GT 12C 6#12 6#16 PIN RECP WALL
AD7478AAKSZ-REEL7 GT 12C 6#12 6#16 SKT RECP WALL
AD7476AYKSZ-REEL7 2.35 V to 5.25 V, 1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SC70
AD7476SRTZ-R2 PTSE 11C 11#16 STR PLUG
相关代理商/技术参数
参数描述
AD7477AAKSZ-REEL3 制造商:AD 制造商全称:Analog Devices 功能描述:2.35 V to 5.25 V, 1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SC70
AD7477AAKSZ-REEL7 制造商:Analog Devices 功能描述:ADC Single SAR 1Msps 10-bit Serial 6-Pin SC-70 T/R
AD7477AAKSZ-REEL73 制造商:AD 制造商全称:Analog Devices 功能描述:2.35 V to 5.25 V, 1 MSPS, 12-/10-/8-Bit ADCs in 6-Lead SC70
AD7477AARM 制造商:Rochester Electronics LLC 功能描述:10-BIT LOW POWER ADC IN USOIC PKG I.C - Bulk 制造商:Analog Devices 功能描述:IC 10BIT ADC SMD 7477 MSOP8
AD7477AARM-REEL 制造商:Analog Devices 功能描述:ADC SGL SAR 1MSPS 10-BIT SERL 8MSOP - Tape and Reel 制造商:Rochester Electronics LLC 功能描述:10-BIT LOW POWER ADC IN USOIC PKG I.C - Tape and Reel