参数资料
型号: AD7701AR
厂商: Analog Devices Inc
文件页数: 20/20页
文件大小: 0K
描述: IC ADC 16BIT LC2MOS 20-SOIC
标准包装: 1
位数: 16
采样率(每秒): 4k
数据接口: 串行
转换器数目: 1
功率耗散(最大): 37mW
电压电源: 模拟和数字,双 ±
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 20-SOIC(0.295",7.50mm 宽)
供应商设备封装: 20-SOIC W
包装: 管件
输入数目和类型: 1 个单端,单极;1 个单端,双极
REV. E
AD7701
–9–
C
R
AIN
INTEGRATOR
TO DIGITAL
FILTER
CLOCK
1-BIT DAC
STROBED
COMPARATOR
+VREF
–VREF
Figure 9. SEC Basic Charge-Balancing ADC
The term charge-balancing comes from the fact that this system
is a negative feedback loop that tries to keep the net charge on
the integrator capacitor at zero by balancing charge injected by
the input voltage with charge injected by the 1-bit DAC. When
the analog input is zero the only contribution to the integrator
output comes from the 1-bit DAC. For the net charge on the
integrator capacitor to be zero, the DAC output must spend half
its time at +1 V and half its time at –1 V. Assuming ideal com-
ponents, the duty cycle of the comparator will be 50%.
When a positive analog input is applied, the output of the 1-bit
DAC must spend a larger proportion of the time at +1 V, so the
duty cycle of the comparator increases. When a negative input
voltage is applied, the duty cycle decreases.
The AD7701 uses a second-order, sigma-delta modulator and a
sophisticated digital filter that provides a rolling average of the
sampled output. After power-up or if there is a step change in
the input voltage, there is a settling time that must elapse before
valid data is obtained.
DIGITAL FILTERING
The AD7701’s digital filter behaves like an analog filter, with a
few minor differences.
First, since digital filtering occurs after the analog-to-digital
conversion, it can remove noise injected during the conversion
process. Analog filtering cannot do this.
On the other hand, analog filtering can remove noise super-
imposed on the analog signal before it reaches the ADC. Digital
filtering cannot do this and noise peaks riding on signals near
full scale have the potential to saturate the analog modulator
and digital filter, even though the average value of the signal is
within limits. To alleviate this problem, the AD7701 has over-
range headroom built into the sigma-delta modulator and digital
filter that allows overrange excursions of 100 mV. If noise
signals are larger than this, consideration should be given to
analog input filtering, or to reducing the gain in the input
channel so that a full-scale input (2.5 V) gives only a half-scale
input to the AD7701 (1.25 V). This will provide an overrange
capability greater than 100% at the expense of reducing the
dynamic range by one bit (50%).
FILTER CHARACTERISTICS
The cutoff frequency of the digital filter is fCLK/409600. At the
maximum clock frequency of 4.096 MHz, the cutoff frequency
of the filter is 10 Hz and the output rate is 4 kHz.
Figure 10 shows the filter frequency response. This is a six-pole
Gaussian response that provides 55 dB of 60 Hz rejection for a
10 Hz cutoff frequency. If the clock frequency is halved to give a
5 Hz cutoff, 60 Hz rejection is better than 90 dB. A normalized
s-domain pole-zero plot of the filter is shown in Figure 11.
The response of the filter is defined by:
Hx
xx
x
xx
x
() =
++
+
++
10 693
0 240
0 0555
0 00962
0 00133
0 000154
24
6
810
12
05
..
.
..
.
where
xf f
f
dB
CLKIN
==
33
409600
,
and f is the frequency of interest.
fCLK = 2MHz
fCLK = 1MHz
fCLK = 4MHz
1
10
100
FREQUENCY – Hz
20
0
–20
–40
–60
–80
–100
–120
–140
–160
GAIN
dBs
Figure 10. Frequency Response of AD7701 Filter
jw
s
0
j1
j2
–2
–1
–j1
–j2
S1,2 = –1.4663 + j1.8191
S3,4 = –1.7553 + j1.0005
S5,6 = –1.8739 + j0.32272
Figure 11. Normalized Pole-Zero Plot of AD7701 Filter
Since the AD7701 contains this on-chip, low-pass filtering,
there is a settling time associated with step function inputs,
and data will be invalid after a step change until the settling
time has elapsed. The AD7701 is, therefore, unsuitable for
high speed multiplexing, where channels are switched and
converted sequentially at high rates, as switching between chan-
nels can cause a step change in the input. Rather, it is intended
for distributed converter systems using one ADC per channel.
However, slow multiplexing of the AD7701 is possible, pro-
vided that the settling time is allowed to elapse before data for
the new channel is accessed.
相关PDF资料
PDF描述
D38999/24FE26PA CONN RCPT 26POS JAM NUT W/PINS
VI-2NR-MX-F2 CONVERTER MOD DC/DC 7.5V 75W
AD7713ARZ-REEL IC ADC 24BIT SIGMA-DELTA 24SOIC
MS27467T9B44S CONN PLUG 4POS STRAIGHT W/SCKT
AD977CRZ IC ADC 16BIT 100KSPS 20SOIC
相关代理商/技术参数
参数描述
AD7701AR-REEL 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
AD7701ARS 功能描述:IC ADC 16BIT LC2MOS MONO 28-SSOP RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD7701ARS-REEL 功能描述:IC ADC 16BIT LC2MOS MONO 28-SSOP RoHS:否 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD7701ARSZ 功能描述:IC ADC 16BIT LC2MOS MONO 28SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1 系列:- 位数:14 采样率(每秒):83k 数据接口:串行,并联 转换器数目:1 功率耗散(最大):95mW 电压电源:双 ± 工作温度:0°C ~ 70°C 安装类型:通孔 封装/外壳:28-DIP(0.600",15.24mm) 供应商设备封装:28-PDIP 包装:管件 输入数目和类型:1 个单端,双极
AD7701ARSZ-REEL 功能描述:IC ADC 16BIT LC2MOS MONO 28SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极