参数资料
型号: AD7767BRUZ-1
厂商: Analog Devices Inc
文件页数: 11/25页
文件大小: 0K
描述: ADC 24BIT 64KSPS SAR 16-TSSOP
标准包装: 1
位数: 24
采样率(每秒): 64k
数据接口: 串行
转换器数目: 1
功率耗散(最大): 18mW
电压电源: 模拟和数字
工作温度: -40°C ~ 105°C
安装类型: 表面贴装
封装/外壳: 16-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 16-TSSOP
包装: 管件
输入数目和类型: 1 个差分,单极
产品目录页面: 779 (CN2011-ZH PDF)
配用: EVAL-AD7767EDZ-ND - BOARD EVAL AD7767 128KSPS 108DB
EVAL-AD7767-1EDZ-ND - BOARD EVAL AD7767-1 64KSPS 111DB
AD7767
Rev. C | Page 18 of
24
DAISY CHAINING
Daisy chaining devices allows numerous devices to use the same
digital interface lines by cascading the outputs of multiple ADCs
on a single data line. This feature is especially useful for reduc-
ing component count and wiring connections, for example, in
isolated multiconverter applications or for systems with a limited
interfacing capacity. Data readback is analogous to clocking a
shift register where data is clocked on the falling edge of SCLK.
The block diagram in Figure 36 shows how devices must be
connected to achieve daisy-chain functionality. The scheme
shown operates by passing the output data of the SDO pin of an
AD7767 device to the SDI input of the next AD7767 device in
the chain. The data then continues through the chain until it is
clocked onto the SDO pin of the first device in the chain.
READING DATA IN DAISY-CHAIN MODE
An example of a daisy chain of four AD7767 devices is shown in
Figure 36 and Figure 37. In the case illustrated in Figure 36, the
output of the AD7767 labeled A is the output of the full daisy
chain. The last device in the chain (the AD7767 labeled D) has
its serial data input (SDI) pin connected to ground. All the
devices in the chain must use common MCLK, SCLK, CS, and
SYNC/PD signals.
To enable the daisy-chain conversion process, apply a common
SYNC/PD pulse to all devices, synchronizing all the devices in
the chain (see the
section).
After applying a SYNC/PD pulse to all the devices, there is a
delay (as listed in
) before valid conversion data appears
at the output of the chain of devices. As shown in
, the
first conversion result is output from the AD7767 device labeled
A. This 24-bit conversion result is followed by the conversion
results from the devices labeled B, C, and D, respectively, with
all conversion results output in an MSB-first sequence. The
stream of conversion results is clocked through each device in
the chain and is eventually clocked onto the SDO pin of the
AD7767 device labeled A. The conversion results of all the
devices in the chain must be clocked onto the SDO pin of the
final device in the chain while its
DRDY signal is active low.
This is illustrated in the examples shown (
and
),
where the conversion results from the devices labeled A, B, C,
and D are clocked onto SDO (A) during the time between the
falling edge of
DRDY (A) and the rising edge of DRDY (A).
CHOOSING THE SCLK FREQUENCY
As shown in Figure 37, the number of SCLK falling edges that
occur during the period when DRDY (A) is active low must
match the number of devices in the chain multiplied by 24 (the
number of bits that must be clocked through onto SDO (A) for
each device).
The period of SCLK (tSCLK) required for a known daisy-chain
length using a known common MCLK frequency must,
therefore, be established in advance. Note that the maximum
SCLK frequency is governed by t8 and is specified in the Timing
Specifications table for different VDRIVE voltages.
In the case where CS is tied logic low,
×
K
t
READ
SCLK
24
(1)
where:
K
is the number of AD7767 devices in the chain.
tSCLK
is the period of the SCLK.
tREAD
equals tDRDY t5.
In the case where CS is used in the daisy-chain interface,
(
) (
)
×
+
K
t
13
7
6
READ
SCLK
24
(2)
where:
K
is the number of AD7767 devices in the chain.
tSCLK
is the period of the SCLK.
tREAD
equals tDRDY t5.
Note that the maximum value of SCLK is governed by t8 and is
specified in the Timing Specifications table for different VDRIVE
voltages.
相关PDF资料
PDF描述
AD7714YRUZ IC ADC SIGNAL COND 3/5V 24-TSSOP
LTC2446IUHF#PBF IC ADC 24BIT 8CH HI SPEED 38QFN
LTC2448IUHF#PBF IC ADC 24BIT HI SPEED 38QFN
LTC2447IUHF#PBF IC ADC 24BIT 8CH HI SPEED 38QFN
LTC2355CMSE-14#PBF IC ADC 14BIT 3.5MSPS 10-MSOP
相关代理商/技术参数
参数描述
AD7767BRUZ-1-RL7 功能描述:ADC 24BIT 10.5MW 64KSPS 16TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极
AD7767BRUZ-2 功能描述:ADC 24BIT 32KSPS SAR 16-TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 其它有关文件:TSA1204 View All Specifications 标准包装:1 系列:- 位数:12 采样率(每秒):20M 数据接口:并联 转换器数目:2 功率耗散(最大):155mW 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-TQFP 供应商设备封装:48-TQFP(7x7) 包装:Digi-Reel® 输入数目和类型:4 个单端,单极;2 个差分,单极 产品目录页面:1156 (CN2011-ZH PDF) 其它名称:497-5435-6
AD7767BRUZ-2-RL7 功能描述:ADC 24BIT 8.5MW 32KSPS 16TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极
AD7767BRUZ-RL7 功能描述:ADC 24BIT 15MW 128KSPS 16TSSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极
AD7768-4BSTZ 功能描述:24 Bit Analog to Digital Converter 4 Input 4 Sigma-Delta 64-LQFP (10x10) 制造商:analog devices inc. 系列:- 包装:托盘 零件状态:有效 位数:24 采样率(每秒):256k 输入数:4 输入类型:差分 数据接口:SPI 配置:ADC 无线电 - S/H:ADC:- A/D 转换器数:4 架构:三角积分 参考类型:外部 电压 - 电源,模拟:2 V ~ 5.5 V 电压 - 电源,数字:- 特性:同步采样 工作温度:-40°C ~ 150°C 封装/外壳:64-LQFP 供应商器件封装:64-LQFP(10x10) 标准包装:1