参数资料
型号: AD8300ARZ
厂商: Analog Devices Inc
文件页数: 7/8页
文件大小: 0K
描述: IC DAC 12BIT 3V SRL-IN 8-SOIC
产品培训模块: Data Converter Fundamentals
DAC Architectures
标准包装: 1
设置时间: 14µs
位数: 12
数据接口: 串行
转换器数目: 1
电压电源: 单电源
功率耗散(最大): 5.1mW
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 8-SOIC(0.154",3.90mm 宽)
供应商设备封装: 8-SOIC
包装: 管件
输出数目和类型: 1 电压,单极
采样率(每秒): 71k
产品目录页面: 785 (CN2011-ZH PDF)
REV. A
AD8300
–7–
Table I. Control Logic Truth Table
CS
CLK
CLR
LD
Serial Shift Register Function
DAC Register Function
H
X
H
No Effect
Latched
L
H
No Effect
Latched
L
H
No Effect
Latched
L
H
Shift-Register-Data Advanced One Bit
Latched
L
H
No Effect
Latched
HX
H
No Effect
Updated with Current Shift Register Contents
H
X
H
L
No Effect
Transparent
H
X
L
X
No Effect
Loaded with All Zeros
HX
H
No Effect
Latched All Zeros
NOTES
1.
↑ = Positive Logic Transition; ↓ = Negative Logic Transition; X = Don’t Care.
2. Do not clock in serial data while
LD is LOW.
3. Data loads MSB first.
OPERATION
The AD8300 is a complete ready to use 12-bit digital-to-analog
converter. Only one +3 V power supply is necessary for opera-
tion. It contains a 12-bit laser-trimmed digital-to-analog
converter, a curvature-corrected bandgap reference, rail-to-rail
output op amp, serial-input register, and DAC register. The
serial data interface consists of a serial-data-input (SDI) clock
(CLK), and load strobe pins (
LD) with an active low CS strobe.
In addition an asynchronous
CLR pin will set all DAC register
bits to zero causing the VOUT to become zero volts. This func-
tion is useful for power on reset or system failure recovery to a
known state.
D/A CONVERTER SECTION
The internal DAC is a 12-bit device with an output that swings
from GND potential to 0.4 volt generated from the internal band-
gap voltage, see Figure 20. It uses a laser-trimmed segmented
R-2R ladder which is switched by N-channel MOSFETs. The
output voltage of the DAC has a constant resistance indepen-
dent of digital input code. The DAC output is internally con-
nected to the rail-to-rail output op amp.
AMPLIFIER SECTION
The internal DAC’s output is buffered by a low power con-
sumption precision amplifier. This low power amplifier contains
a differential PNP pair input stage that provides low offset volt-
age and low noise, as well as the ability to amplify the zero-scale
DAC output voltages. The rail-to-rail amplifier is configured
with a gain of approximately five in order to set the 2.0475 volt
full-scale output (0.5 mV/LSB). See Figure 20 for an equivalent
circuit schematic of the analog section.
12-BIT DAC
R1
R2
VOUT
2.047V
FS
1.2V
0.4V
FS
BANDGAP
REF
Figure 20. Equivalent AD8300 Schematic of Analog Portion
The op amp has a 2
s typical settling time to 0.4% of full scale.
There are slight differences in settling time for negative slewing
signals versus positive. Also negative transition settling time to
within the last 6 LSB of zero volts has an extended settling time.
See the oscilloscope photos in the typical performances section
of this data sheet.
OUTPUT SECTION
The rail-to-rail output stage of this amplifier has been designed
to provide precision performance while operating near either
power supply. Figure 21 shows an equivalent output schematic
of the rail-to-rail amplifier with its N-channel pull-down FETs
that will pull an output load directly to GND. The output
sourcing current is provided by a P-channel pull-up device that
can source current to GND terminated loads.
P-CH
N-CH
VDD
VOUT
AGND
Figure 21. Equivalent Analog Output Circuit
The rail-to-rail output stage achieves the minimum operating
supply voltage capability shown in Figure 2. The N-channel
output pull-down MOSFET shown in Figure 21 has a 35
on
resistance which sets the sink current capability near ground. In
addition to resistive load driving capability, the amplifier has
also been carefully designed and characterized for up to 500 pF
capacitive load driving capability.
REFERENCE SECTION
The internal curvature-corrected bandgap voltage reference is
laser trimmed for both initial accuracy and low temperature
coefficient. Figure 18 provides a histogram of total output per-
formance of full-scale vs. temperature which is dominated by
the reference performance.
POWER SUPPLY
The very low power consumption of the AD8300 is a direct
result of a circuit design optimizing use of a CBCMOS process.
By using the low power characteristics of the CMOS for the
logic, and the low noise, tight matching of the complementary
bipolar transistors, good analog accuracy is achieved.
For power-consumption sensitive applications it is important to
note that the internal power consumption of the AD8300 is
strongly dependent on the actual logic input voltage levels
present on the SDI, CLK,
CS, LD, and CLR pins. Since these
inputs are standard CMOS logic structures, they contribute
static power dissipation dependent on the actual driving logic
相关PDF资料
PDF描述
AD5556CRUZ IC DAC 14BIT PARALL IN 28-TSSOP
VI-B0W-MY-F1 CONVERTER MOD DC/DC 5.5V 50W
ADV7125KSTZ140 IC DAC VIDEO 3-CH 140MHZ 48LQFP
VE-26N-MW-F2 CONVERTER MOD DC/DC 18.5V 100W
AD5420AREZ IC DAC 16BIT 1CH SER 24TSSOP
相关代理商/技术参数
参数描述
AD8300ARZ 制造商:Analog Devices 功能描述:IC SINGLE SUPPLY DAC
AD8300ARZ-REEL 功能描述:IC DAC 12BIT SERIAL 8SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 数模转换器 系列:- 标准包装:47 系列:- 设置时间:2µs 位数:14 数据接口:并联 转换器数目:1 电压电源:单电源 功率耗散(最大):55µW 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:管件 输出数目和类型:1 电流,单极;1 电流,双极 采样率(每秒):*
AD8302 制造商:AD 制造商全称:Analog Devices 功能描述:LF.2.7 GHz RF/IF Gain and Phase Detector
AD8302_02 制造商:AD 制造商全称:Analog Devices 功能描述:LF-2.7 GHz RF/IF Gain and Phase Detector
AD8302ARU 功能描述:IC DETECTOR RF/IF 14-TSSOP RoHS:否 类别:RF/IF 和 RFID >> RF 检测器 系列:- 产品变化通告:Product Discontinuation 15/May/2006 标准包装:3,000 系列:- 频率:100MHz ~ 2GHz RF 型:手机,GSM,DCS,PCS 输入范围:- 精确度:- 电源电压:2.7 V ~ 5.5 V 电流 - 电源:300µA 包装:带卷 (TR) 封装/外壳:SC-74,SOT-457 其它名称:NCS5000SNT1GOS