参数资料
型号: AD9212ABCPZRL7-65
厂商: Analog Devices Inc
文件页数: 19/56页
文件大小: 0K
描述: IC ADC 10BIT SRL 65MSPS 64LFCSP
标准包装: 750
位数: 10
采样率(每秒): 65M
数据接口: 串行,SPI?
转换器数目: 8
功率耗散(最大): 833mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 带卷 (TR)
输入数目和类型: 16 个单端,单极;8 个差分,单极
AD9212
Data Sheet
Rev. E | Page 26 of 56
500
400
300
200
100
–500
–400
–300
–200
–100
0
–1.0ns
–1.5ns
–0.5ns
0ns
0.5ns
1.0ns
1.5ns
EY
E
D
IA
G
R
AM
V
O
L
T
A
G
E
(
m
V
)
EYE: ALL BITS
ULS: 12071/12071
90
50
10
20
30
40
60
70
80
0
–150ps
–100ps
–50ps
0ps
50ps
100ps
150ps
T
IE
JI
T
E
R
HI
S
T
O
G
RAM
(
H
it
s)
05
96
8-03
0
Figure 60. Data Eye for LVDS Outputs in ANSI-644 Mode with Trace Lengths
Less Than 24 Inches on Standard FR-4
60
80
90
70
50
40
20
10
100
30
0
–200ps
–100ps
100ps
0ps
200ps
T
IE
J
IT
T
ER
HI
ST
O
G
R
A
M
(
H
it
s)
500
400
300
200
100
–500
–400
–300
–200
–100
0
–1.0ns
–0.5ns
0ns
0.5ns
1.5ns
–1.5ns
1.0ns
EY
E
D
IAG
R
A
M
VO
L
T
AG
E
(
m
V
)
EYE: ALL BITS
ULS: 12067/12067
0
5968
-028
Figure 61. Data Eye for LVDS Outputs in ANSI-644 Mode with Trace Lengths
Greater Than 24 Inches on Standard FR-4
400
300
200
100
–400
–300
–200
–100
0
–0.5ns
0ns
0.5ns
E
Y
E
DI
AG
RA
M
V
O
L
T
AG
E
(
m
V
)
EYE: ALL BITS
ULS: 12072/12072
80
50
10
20
30
40
60
70
0
–150ps
–100ps
–50ps
0ps
50ps
100ps
150ps
T
IE
JI
T
E
R
HI
S
T
O
G
RAM
(
H
it
s)
–1.0ns
1.5ns
–1.5ns
1.0ns
05
96
8-02
9
Figure 62. Data Eye for LVDS Outputs in ANSI-644 Mode with 100 Ω
Termination On and Trace Lengths Greater Than 24 Inches on Standard FR-4
The format of the output data is offset binary by default. An
example of the output coding format can be found in Table 8.
To change the output data format to twos complement, see the
Memory Map section.
Table 8. Digital Output Coding
Code
(VIN + x) (VIN x),
Input Span = 2 V p-p (V)
Digital Output Offset Binary
(D9 ... D0)
1023
+1.00
11 1111 1111
512
0.00
10 0000 0000
511
0.001953
01 1111 1111
0
1.00
00 0000 0000
Data from each ADC is serialized and provided on a separate
channel. The data rate for each serial stream is equal to 10 bits
times the sample clock rate, with a maximum of 650 Mbps
(10 bits × 65 MSPS = 650 Mbps). The lowest typical conversion
rate is 10 MSPS. However, if lower sample rates are required for
a specific application, the PLL can be set up via the SPI to allow
encode rates as low as 5 MSPS. See the Memory Map section for
information about enabling this feature.
相关PDF资料
PDF描述
VI-J4F-MX-S CONVERTER MOD DC/DC 72V 75W
LT1137ACSW#TR IC 3DRV/5RCV RS232 5V 28-SOIC
LT1785AHS8#TRPBF IC TXRX RS485/RS422 60V 8-SOIC
IDT72V221L15J IC FIFO SYNC 1KX9 15NS 32PLCC
LTC2170CUKG-14#TRPBF IC ADC 14BIT SER/PAR 40M 52-QFN
相关代理商/技术参数
参数描述
AD9212BCPZ-40 制造商:Analog Devices 功能描述:ADC Octal Pipelined 40Msps 10-bit Serial 64-Pin LFCSP EP 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:IC 10BIT ADC 40/65MSPS 1.8V SMD 制造商:Analog Devices 功能描述:IC, 10BIT ADC, 40/65MSPS, 1.8V, SMD
AD9212BCPZ-65 制造商:Analog Devices 功能描述:ADC Octal Pipelined 65Msps 10-bit Serial 64-Pin LFCSP EP
AD9212BCPZRL7-40 制造商:AD 制造商全称:Analog Devices 功能描述:Octal, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9212BCPZRL7-65 制造商:AD 制造商全称:Analog Devices 功能描述:Octal, 10-Bit, 40/65 MSPS Serial LVDS 1.8 V A/D Converter
AD9214 制造商:AD 制造商全称:Analog Devices 功能描述:10-Bit, 65/80/105 MSPS 3 V A/D Converter