参数资料
型号: AD9575ARUZPEC
厂商: Analog Devices Inc
文件页数: 4/16页
文件大小: 0K
描述: IC PLL CLOCK GEN 25MHZ 16TSSOP
标准包装: 96
系列: PCI Express® (PCIe)
类型: 扇出缓冲器(分配),网络时钟发生器
PLL:
主要目的: PCI Express(PCIe)
输入: 晶体
输出: LVCMOS,LVDS,LVPECL
电路数: 1
比率 - 输入:输出: 1:2
差分 - 输入:输出: 无/是
频率 - 最大: 312.5MHz
电源电压: 3 V ~ 3.6 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 16-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 16-TSSOP
包装: 管件
AD9575
Rev. A | Page 12 of 16
THEORY OF OPERATION
XTAL
OSC
PHASE
FREQUENCY
DETECTOR
CHARGE
PUMP
1/n
1/k
SEL
LVCMOS
CMOS OUT/SEL1
VDDX
GNDX
VDDA
GNDA
VDD_CMOS
GND_CMOS
SEL0
1/m
VLDO
2.488GHz TO
2.55GHz VCO
LVDS
100MHz
AD9575
08
46
2-
0
1
5
LDO
LVDS/LVPECL OUT
Figure 17. Detailed Block Diagram
Figure 17 shows a block diagram of the AD9575. The chip features
a PLL core, which is configured to generate the specific clock
frequencies via pin programming. By appropriate connection of
the select pins, SEL0 and SEL1, the divide ratios of the feedback
divider (n), LVDS output divider (m), and LVCMOS output
divider (k) can be programmed (see Table 12). In Mode 1 and
Mode 4, Pin 10 is configured as an LVCMOS output by forcing
Pin 16 to GND (33.33 MHz output) or by leaving Pin 16 uncon-
nected (62.5 MHz output). In conjunction with a band-select
VCO that operates over the range of 2.488 GHz to 2.55 GHz,
a wide range of popular network reference frequencies can
be generated. This PLL is based on proven Analog Devices
synthesizer technology, noted for its exceptional phase noise
performance. The AD9575 is highly integrated and includes
the loop filter, a regulator for supply noise immunity, all the
necessary dividers, output buffers, and a crystal oscillator. A
user need only supply an external crystal to implement a
clocking solution that requires no processor intervention.
PHASE FREQUENCY DETECTOR (PFD) AND
CHARGE PUMP
The PFD takes inputs from the reference clock and feedback
divider to produce an output proportional to the phase and
frequency difference between them. Figure 18 shows a
simplified schematic.
0
846
2-
0
16
D1
Q1
CLR1
REFCLK
HIGH
UP
D2
Q2
CLR2
HIGH
DOWN
CP
CHARGE
PUMP
VP
GND
FEEDBACK
DIVIDER
Figure 18. PFD Simplified Schematic
POWER SUPPLY
The AD9575 requires a 3.3 V ± 10% power supply for VS. The
Specifications section gives the performance expected from the
AD9575 with the power supply voltage within this range. The
absolute maximum range of 0.3 V to +3.6 V, with respect to
GND, must never be exceeded on the VDD, VDDA, VDDX,
and VDD_CMOS pins.
Good engineering practice should be followed in the layout
of power supply traces and the ground plane of the PCB. The
power supply should be bypassed on the PCB with adequate
capacitance (>10 μF). The AD9575 should be bypassed with
adequate capacitors (0.1 μF) at all power pins as close as possible
to the part. The layout of the AD9575 evaluation board is a
good example.
LVPECL CLOCK DISTRIBUTION
Because they are open emitter, the LVPECL outputs require
a dc termination to bias the output transistors. The simplified
equivalent circuit in Figure 19 shows the LVPECL output stage.
08
46
2-
02
6
LVPECL
VTERM
LVPECL
50
50
50
50
0.1F
200
200
Figure 19. LVPECL AC-Coupled Termination
In most applications, a standard LVPECL far-end termination is
recommended, as shown in Figure 20. The resistor network is
designed to match the transmission line impedance (50 Ω) and
the desired switching threshold (1.3 V).
相关PDF资料
PDF描述
AD9577BCPZ-R7 IC CLOCK GENERATOR 40LFCSP
AD9600ABCPZ-150 IC ADC 10BIT 150MSPS 64LFCSP
AD9608BCPZRL7-125 IC ADC 10BIT 125MSPS 64LFCSP
AD9609BCPZRL7-80 IC ADC 10BIT SRL/SPI 80M 32LFCSP
AD9613BCPZ-170 IC ADC 12BIT SRL 170MSPS 64LFCSP
相关代理商/技术参数
参数描述
AD9575-EVALZ-LVD 制造商:AD 制造商全称:Analog Devices 功能描述:Network Clock Generator, Two Outputs
AD9575-EVALZ-PEC 制造商:AD 制造商全称:Analog Devices 功能描述:Network Clock Generator, Two Outputs
AD9576/PCBZ 功能描述:DUAL CHANNEL ASYNCHRONOUS EVALUA 制造商:analog devices inc. 系列:* 零件状态:有效 标准包装:1
AD9576BCPZ 功能描述:DUAL CHANNEL ASYNCHRONOUS CLOCK 制造商:analog devices inc. 系列:* 零件状态:有效 标准包装:1
AD9576BCPZ-REEL7 功能描述:DUAL CHANNEL ASYNCHRONOUS CLOCK 制造商:analog devices inc. 系列:- 包装:带卷(TR) 零件状态:有效 类型:Clock Generator,Frequency Synthesizer PLL:是 输入:时钟,晶体 输出:CMOS,HCSL,HSTL,LVDS 电路数:1 比率 - 输入:输出:3:11 差分 - 输入:输出:是/是 频率 - 最大值:1.25GHz 分频器/倍频器:是/无 电压 - 电源:2.38 V ~ 3.63 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:64-WFQFN 裸露焊盘 供应商器件封装:64-LFCSP(9x9) 标准包装:750