参数资料
型号: AD9838ACPZ-RL7
厂商: Analog Devices Inc
文件页数: 9/32页
文件大小: 0K
描述: IC DDS 16MHZ LOW PWR 20LFCSP
产品培训模块: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
标准包装: 1,500
分辨率(位): 10 b
主 fclk: 5MHz
电源电压: 2.3 V ~ 5.5 V
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 20-WFQFN 裸露焊盘,CSP
供应商设备封装: 20-LFCSP-WQ(4x4)
包装: 带卷 (TR)
AD9838
Rev. A | Page 17 of 32
FUNCTIONAL DESCRIPTION
SERIAL INTERFACE
The AD9838 has a standard 3-wire serial interface that is
compatible with the SPI, QSPI, MICROWIRE, and DSP
interface standards.
Data is loaded into the device as a 16-bit word under the control
of a serial clock input, SCLK. The timing diagram for this oper-
ation is given in Figure 4.
FSYNC is a level triggered input that acts as a frame synchroni-
zation and chip enable input. Data can be transferred into the
device only when FSYNC is low. To start the serial data transfer,
FSYNC should be taken low, observing the minimum FSYNC
to SCLK falling edge setup time, t7 (see Table 2). After FSYNC
goes low, serial data is shifted into the input shift register of the
device on the falling edges of SCLK for 16 clock pulses. FSYNC
can be taken high after the 16th falling edge of SCLK, observing
the minimum SCLK falling edge to FSYNC rising edge time, t8.
Alternatively, FSYNC can be kept low for a multiple of 16 SCLK
pulses and then brought high at the end of the data transfer. In
this way, a continuous stream of 16-bit words can be loaded
while FSYNC is held low; FSYNC goes high only after the 16th
SCLK falling edge of the last word loaded.
The SCLK can be continuous, or it can idle high or low between
write operations. In either case, it must be high when FSYNC
goes low (t12).
For an example of how to program the AD9838, see the AN-1070
Application Note on the Analog Devices, Inc., website. The
AD9838 has the same register settings as the AD9833/AD9834.
LATENCY PERIOD
A latency period is associated with each operation. When the
FSELECT and PSELECT pins change value, there is a pipeline
delay before control is transferred to the selected register.
When the t11 and t11A timing specifications are met (see Figure 3),
FSELECT and PSELECT have latencies of eight MCLK cycles.
When the t11 and t11A timing specifications are not met, the latency
is increased by one MCLK cycle.
Similarly, a latency period is associated with each asynchronous
write operation. If a selected frequency or phase register is
loaded with a new word, there is a delay of eight or nine MCLK
cycles before the analog output changes. The delay can be eight
or nine MCLK cycles, depending on the position of the MCLK
rising edge when the data is loaded into the destination register.
The negative transitions of the RESET and SLEEP pins are
sampled on the internal falling edge of MCLK. Therefore, they
also have a latency period associated with them.
CONTROL REGISTER
The AD9838 contains a 16-bit control register that allows the
user to configure the operation of the AD9838. All control bits
other than the MODE bit are sampled on the internal falling
edge of MCLK.
Figure 22 illustrates the functions of the control bits. Table 7
describes the individual bits of the control register. The different
functions and the various output options of the AD9838 are
described in more detail in the following sections.
To inform the AD9838 that the contents of the control register
will be altered, Bit D15 and Bit D14 must be set to 0, as shown
Table 6. Control Register Bits
D15
D14
D13 to D0
0
Control bits
MUX
SLEEP12
SLEEP1
RESET
OPBITEN
IOUTB
IOUT
COMPARATOR
VIN
SIGN/PIB
MUX
MSB
SIGN BIT OUT
0
1
MUX
1
0
1
DIGITAL
OUTPUT
(ENABLE)
(LOW POWER)
10-BIT DAC
DIVIDE
BY 2
SIN
ROM
MODE + OPBITEN
PHASE
ACCUMULATOR
(28-BIT)
09
07
7-
0
26
D15
0
D14
0
D13
B28
D12
HLB
D11
FSEL
D10
PSEL
D9
PIN/SW
D8
RESET
D7
SLEEP1
D6
SLEEP12
D5
OPBITEN
D4
SIGN/PIB
D3
DIV2
D2
0
D1
MODE
D0
0
Figure 22. Function of Control Bits
相关PDF资料
PDF描述
AD9838ACPZ-RL IC DDS 16MHZ LOW PWR 20LFCSP
AD9837BCPZ-RL IC WAVEFORM GEN PROG 10LFCSP
VE-2WM-IY-F2 CONVERTER MOD DC/DC 10V 50W
AD9837ACPZ-RL IC WAVEFORM GEN PROG 10LFCSP
VE-2W3-IY-F4 CONVERTER MOD DC/DC 24V 50W
相关代理商/技术参数
参数描述
AD9838BCPZ-RL 功能描述:IC DDS 16MHZ LOW PWR 20LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 直接数字合成 (DDS) 系列:- 产品变化通告:Product Discontinuance 27/Oct/2011 标准包装:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 调节字宽(位):32 b 电源电压:2.97 V ~ 5.5 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
AD9838BCPZ-RL7 功能描述:IC DDS 16MHZ LP 20LFCSP RoHS:是 类别:集成电路 (IC) >> 接口 - 直接数字合成 (DDS) 系列:- 产品变化通告:Product Discontinuance 27/Oct/2011 标准包装:2,500 系列:- 分辨率(位):10 b 主 fclk:25MHz 调节字宽(位):32 b 电源电压:2.97 V ~ 5.5 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:带卷 (TR)
AD9840 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 10-Bit 40 MSPS CCD Signal Processor
AD9840A 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 10-Bit 40 MSPS CCD Signal Processor
AD9840AJST 制造商:Analog Devices 功能描述:AFE Video 1ADC 10-Bit 3V 48-Pin LQFP 制造商:Analog Devices 功能描述:AFE VID 1ADC 10-BIT 3.3V 48LQFP - Bulk