参数资料
型号: ADF4360-7BCPZRL7
厂商: Analog Devices Inc
文件页数: 26/28页
文件大小: 0K
描述: IC SYNTHESIZER VCO 24LFCSP
标准包装: 1,500
类型: 扇出配送,整数-N,合成器(RF)
PLL:
输入: CMOS,TTL
输出: 时钟
电路数: 1
比率 - 输入:输出: 1:2
差分 - 输入:输出: 无/无
频率 - 最大: 1.8GHz
除法器/乘法器: 是/无
电源电压: 3 V ~ 3.6 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 24-VFQFN 裸露焊盘,CSP
供应商设备封装: 24-LFCSP-VQ(4x4)
包装: 带卷 (TR)
Data Sheet
ADF4360-7
Rev. D | Page 7 of 28
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
ADF4360-7
TOP VIEW
(Not to Scale)
CPGND
1
AVDD 2
AGND
3
RFOUTA 4
RFOUTB 5
VVCO 6
DATA
18
CLK
17
REFIN
16
DGND
15
CN
14
RSET
13
V
T
UNE
7
AG
ND
8
L1
9
L2
10
AG
ND
11
C
12
CP
24
CE
23
AG
ND
22
DV
DD
21
M
UX
O
UT
20
LE
19
04441-
003
PIN 1
IDENTIFIER
NOTES
1. THE EXPOSED PAD MUST BE CONNECTED TO AGND.
Figure 3. Pin Configuration
Table 4. Pin Function Descriptions
Pin No.
Mnemonic
Function
1
CPGND
Charge Pump Ground. This is the ground return path for the charge pump.
2
AVDD
Analog Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane should be
placed as close as possible to this pin. AVDD must have the same value as DVDD.
3, 8, 11, 22
AGND
Analog Ground. This is the ground return path of the prescaler and VCO.
4
RFOUTA
VCO Output. The output level is programmable from 5 dBm to 14 dBm. See the Output Matching section for a de-
scription of the various output stages.
5
RFOUTB
VCO Complementary Output. The output level is programmable from 5 dBm to 14 dBm. See the Output Matching
section for a description of the various output stages.
6
VVCO
Power Supply for the VCO. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane should
be placed as close as possible to this pin. VVCO must have the same value as AVDD.
7
VTUNE
Control Input to the VCO. This voltage determines the output frequency and is derived from filtering the CP output voltage.
9
L1
An external inductor to AGND should be connected to this pin to set the ADF4360-7 output frequency. L1 and L2 need
to be the same value. For inductances greater than 3.3 nH, a 470 resistor should be added in parallel to AGND.
10
L2
An external inductor to AGND should be connected to this pin to set the ADF4360-7 output frequency. L1 and L2 need
to be the same value. For inductances greater than 3.3 nH, a 470 resistor should be added in parallel to AGND.
12
CC
Internal Compensation Node. This pin must be decoupled to ground with a 10 nF capacitor.
13
RSET
Connecting a resistor between this pin and CPGND sets the maximum charge pump output current for the synthesizer. The
nominal voltage potential at the RSET pin is 0.6 V. The relationship betwe
en ICP and RSET is
SET
CPmax
R
I
11.75
=
where RSET = 4.7 k, and ICPmax = 2.5 mA.
14
CN
Internal Compensation Node. This pin must be decoupled to VVCO with a 10 F capacitor.
15
DGND
Digital Ground.
16
REFIN
Reference Input. This is a CMOS input with a nominal threshold of VDD/2 and a dc equivalent input resistance of 100 k
(see Figure 16). This input can be driven from a TTL or CMOS crystal oscillator, or it can be ac-coupled.
17
CLK
Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the 24-bit
shift register on the CLK rising edge. This input is a high impedance CMOS input.
18
DATA
Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a high im-
pedance CMOS input.
19
LE
Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the four latches, and
the relevant latch is selected using the control bits.
20
MUXOUT
This multiplexer output lets either the lock detect, the scaled RF, or the scaled reference frequency be accessed externally.
21
DVDD
Digital Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the digital ground plane should be
placed as close as possible to this pin. DVDD must have the same value as AVDD.
23
CE
Chip Enable. A logic low on this pin powers down the device and puts the charge pump into three-state mode. Taking
the pin high powers up the device depending on the status of the power-down bits.
24
CP
Charge Pump Output. When enabled, this provides ± ICP to the external loop filter, which in turn drives the internal VCO.
EP
Exposed Pad. The exposed pad must be connected to AGND.
相关PDF资料
PDF描述
ADF4360-8BCPZRL IC SYNTHESIZER VCO 24LFCSP
ADF4360-9BCPZ IC SYNTHESIZER W/ADJ VCO 24LFCSP
ADF5000BCPZ-RL7 IC PRESCALER 18GHZ 16LFCSP
ADF5002BCPZ IC PRESCALER 18GHZ 16LFCSP
ADN2804ACPZ IC CLK/DATA REC 622MBPS 32-LFCSP
相关代理商/技术参数
参数描述
ADF4360-8 制造商:AD 制造商全称:Analog Devices 功能描述:Integrated Synthesizer and VCO
ADF4360-8BCP 制造商:Analog Devices 功能描述:Integrated Synthesizer 24-Pin LFCSP EP 制造商:Analog Devices 功能描述:INTEGRATED SYNTHESIZER 24LFCSP - Trays 制造商:Analog Devices 功能描述:IC SYNTHESIZER PLL
ADF4360-8BCPRL 制造商:Analog Devices 功能描述:Integrated Synthesizer 24-Pin LFCSP EP T/R
ADF4360-8BCPRL7 制造商:Analog Devices 功能描述:Integrated Synthesizer 24-Pin LFCSP EP T/R
ADF4360-8BCPZ 功能描述:IC SYNTHESIZER VCO 24-LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 频率合成器 PLL:是 输入:晶体 输出:时钟 电路数:1 比率 - 输入:输出:1:1 差分 - 输入:输出:无/无 频率 - 最大:1GHz 除法器/乘法器:是/无 电源电压:4.5 V ~ 5.5 V 工作温度:-20°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-LSSOP(0.175",4.40mm 宽) 供应商设备封装:16-SSOP 包装:带卷 (TR) 其它名称:NJW1504V-TE1-NDNJW1504V-TE1TR