参数资料
型号: ADSP-21363KBCZ-1AA
厂商: Analog Devices Inc
文件页数: 28/60页
文件大小: 0K
描述: IC DSP 32BIT 333MHZ 136-CSPBGA
产品培训模块: SHARC Processor Overview
标准包装: 1
系列: SHARC®
类型: 浮点
接口: DAI,SPI
时钟速率: 333MHz
非易失内存: ROM(512 kB)
芯片上RAM: 384kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.20V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 136-LFBGA,CSPBGA
供应商设备封装: 136-CSPBGA(12x12)
包装: 托盘
ADSP-21362/ADSP-21363/ADSP-21364/ADSP-21365/ADSP-21366
Table 23. 16-Bit Memory Write Cycle
K and B Grade
Y Grade
Parameter
Min
Min
Unit
Switching Characteristics
t ADAH
t ALEW
t ADAS 1
t ALERW
t RWALE
t WRH 2
1
t WW
t DWS
t DWH
ALE Pulse Width 2 × t PCLK – 2.0
AD15–0 Address Setup Before ALE Deasserted t PCLK – 2.5
ALE Deasserted to Write Asserted 2 × t PCLK – 3.8
Write Deasserted to ALE Asserted H + 0.5
Delay Between WR Rising Edge to Next WR Falling Edge F + H + t PCLK – 2.3
AD15–0 Address Hold After ALE Deasserted t PCLK – 2.3
WR Pulse Width D – F – 2.0
AD15–0 Data Setup Before WR High D – F + t PCLK – 4.0
AD15–0 Data Hold After WR High H
2 × t PCLK – 2.0
t PCLK – 2.5
2 × t PCLK – 3.8
H + 0.5
F + H + t PCLK – 2.3
t PCLK – 2.3
D – F – 2.0
D – F + t PCLK – 4.0
H
ns
ns
ns
ns
ns
ns
ns
ns
ns
D = (the value set by the PPDUR Bits (5–1) in the PPCTL register) × t PCLK .
H = t PCLK (if a hold cycle is specified, else H = 0)
F = 7 × t PCLK (if FLASH_MODE is set, else F = 0). If FLASH_MODE is set, D must be ? 9 × t PCLK .
t PCLK = (peripheral) clock period = 2 × t CCLK
1
2
On reset, ALE is an active high cycle. However, it can be configured by software to be active low.
This parameter is only available when in EMPP = 0 mode.
t ALEW
t ALERW
ALE
t RWALE
t WW
WR
t WRH
RD
t ADAS
t ADAH
t DWH
AD15 - 0
VALID
ADDRESS
VALID DATA
VALID DATA
VALID
ADDRESS
t DWS
NOTE: FOR 16-BIT MEMORY WRITES, WHEN EMPP 0, ONLY ONE WR PULSE OCCURS BETWEEN ALE CYCLES.
WHEN EMPP = 0, MULTIPLE WR PULSES OCCUR BETWEEN ALE CYCLES. FOR COMPLETE INFORMATION,
SEE THE ADSP-2136x SHARC PROCESSOR HARDWARE REFERENCE.
Figure 20. Write Cycle for 16-Bit Memory Timing
Rev. J |
Page 28 of 60 |
July 2013
相关PDF资料
PDF描述
ADSP-BF525KBCZ-6 IC DSP CTRLR 16B 600MHZ 289BGA
ADSP-BF533SBBC-5V IC DSP CTLR DUAL 160CSPBGA
SWS60015 PWR SUP 15V 40A SNG OUTPUT
ADSP-BF537BBCZ-5B IC DSP CTLR 16BIT 208CSPBGA
ADSP-BF534YBCZ-4B IC DSP CTLR 16BIT 400MHZ 208-CSP
相关代理商/技术参数
参数描述
ADSP-21363KSWZ-1AA 功能描述:IC DSP 32BIT 333MHZ EPAD 144LQFP RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:SHARC® 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP-21363SBBC-ENG 制造商:AD 制造商全称:Analog Devices 功能描述:SHARC Processor
ADSP-21363SBBCZENG 制造商:AD 制造商全称:Analog Devices 功能描述:SHARC Processor
ADSP-21363SBSQ-ENG 制造商:AD 制造商全称:Analog Devices 功能描述:SHARC Processor
ADSP-21363SBSQZENG 制造商:AD 制造商全称:Analog Devices 功能描述:SHARC Processor