参数资料
型号: CDB5451A
厂商: Cirrus Logic Inc
文件页数: 9/24页
文件大小: 0K
描述: EVAL BOARD CS5451A 6CH ADC
标准包装: 1
ADC 的数量: 6
位数: 6
数据接口: 串行
输入范围: 1.6 Vpp
在以下条件下的电源(标准): 27mW @ 3 V
工作温度: -40°C ~ 85°C
已用 IC / 零件: CS5451A
已供物品: 板,CD
相关产品: CS5451A-ISZR-ND - IC ADC 6CH DELTA-SIGMA 28-SSOP
598-1093-5-ND - IC ADC 6CH DELTA-SIGMA 28SSOP
其它名称: 598-1009
CDB5451A
2.3.7.2. Acquisition
Referring to Figure 3, the CS5451A’s SCLK line is
used to clock the 8-bit serial-in/parallel-out shift-
register (U7) which accepts the serial data on SDO
and shifts it into the 8 output bits QA-QG. The
SCLK signal is also fed into the up/down counter
U6 and after every 8 SCLKs, the “QC” pin of U6 will
latch the QA-QG output bits of U6 into the 8-bit D-
Flip-Flop (U3). While this is happening, the soft-
ware monitors the “BUSY” signal (from the “QD”
pin of U6). BUSY is the critical handshake signal.
A rising or falling transition on BUSY indicates to
the software that it is now time to collect another
byte of data from the latched output on U3.
After sixteen SCLKs, the PC software has acquired
two bytes (16 bits) which represents one data sam-
ple. The 4-bit up/down counter (U6) will roll over
after every 16 SCLKs. (Note that U6 is cleared by
the CS5451A’s FSO signal at the beginning of
each frame, which insures that the counter begins
the frame in the correct state--cleared). This se-
quence, which lasts for 16 SCLKs, is performed a
total of six times in order to obtain the six 16-bit
words from the CS5451A.
DS458DB3
After the last 16-bit word is acquired, the software
recognizes that the end of a data frame has been
reached, and it will continue to wait for the next
transition on the “BUSY” line. This will not occur
until the first 8 SCLKs of the next frame are sent
from the CS5451A. Various other signals in Figure
3 (STRB, FEED, ACK, etc.) are not used during
data capture and are only used for testing (internal
use only).
2.3.8 Connecting the Eval Board to PC
The CDB5451A connects to the user’s IBM-com-
patible PC with the included 25-pin parallel port ca-
ble. The user should not connect this cable
between the CDB5451A and the parallel port on
the PC until all of the header options in Table 2
have been set to appropriate settings and the
user has applied power to the CDB5451A. The
parallel cable attached to the CDB5451A Evalua-
tion Board at J17. After connecting the parallel
port cable between the PC and CDB5451A, the
user should always actuate (press down on) the
“ RESET ” switch (S1) at least one time before per-
forming any other evaluation activities.
9
相关PDF资料
PDF描述
CDB5524 EVAL BOARD FOR CS5524 ADC
CDB5581 BOARD EVAL FOR CS5581 ADC
CDK5571 CDB5571 W/CAPTURE PLUS 2 SYSTEM
CDK5581 KIT BOARD FOR CDB5581 ADC
CF1176-000 SHIELD TERMINATOR
相关代理商/技术参数
参数描述
CDB5460A 制造商:CIRRUS 制造商全称:Cirrus Logic 功能描述:Evaluation Board and Software
CDB5460AU 功能描述:电源管理IC开发工具 Eval Bd Sngl-Phase Bi-Dir. Pow/Energy RoHS:否 制造商:Maxim Integrated 产品:Evaluation Kits 类型:Battery Management 工具用于评估:MAX17710GB 输入电压: 输出电压:1.8 V
CDB5460AU-Z 制造商:Cirrus Logic 功能描述:PB-FREEEVAL BOARD FOR CS5460 - Bulk
CDB5461 制造商:Cirrus Logic 功能描述:EVAL BD FOR CS5461 - Bulk
CDB5461A 功能描述:EVAL BOARD FOR CS5461 RoHS:否 类别:编程器,开发系统 >> 过时/停产零件编号 系列:- 标准包装:1 系列:- 类型:MCU 适用于相关产品:Freescale MC68HC908LJ/LK(80-QFP ZIF 插口) 所含物品:面板、缆线、软件、数据表和用户手册 其它名称:520-1035