参数资料
型号: CPC5902G
厂商: IXYS Integrated Circuits Division
文件页数: 9/14页
文件大小: 0K
描述: ISOLAT 3.75KVRMS 2CH BIDIR 8DIP
标准包装: 50
电压 - 隔离: 3750Vrms
通道数: 2,双向
数据速率: 400kbps
输入类型: AC,DC
输出类型: I²C?
安装类型: 通孔
封装/外壳: 8-DIP(0.300",7.62mm)
供应商设备封装: 8-DIP
包装: 管件
其它名称: CLA380
I NTEGRATED C IRCUITS D IVISION
determined by t OPLH_AB . Side B deassertion occurs at
time t ENDB given by:
t ENDB = t ENDA + t SLEWA + t OPLH_AB
Thus at Side B input, an applied pulse of less than
80ns is stretched to:
t PWB_min = t FIL + t OPHL_BA + t OPHL_AB + t OPLH_BA + t SLEWA + t OPLH_AB
which is typically 330ns. More importantly, only one
pulse is seen at both ports, with no extra or missing
clock or data edges, assuring line integrity.
Pulses of width larger than approximately 80ns
applied to the Side B input do not utilize the flip-flop to
terminate the pulse, but do need to propagate to
Side A and then back to Side B when returning high
after being asserted low. The Side A pulse width is
given by the usual pulse width distortion relation:
t PWA_nom = t PULSE + t PLH_BA - t PHL_BA
which is typically t PULSE + 75ns. Note that t PLH_BA and
t PHL_BA are observed at the external pins, and are
provided in the table, “Electrical Specifications” on
page 4 . The pulse at Side B is asserted by an
external driver pulling low, and lasts for time t PULSE . At
the end of the pulse, the rising edge passes through
the internal filter with delay t FIL , then applied to the
LED and received at Side A t OPLH_BA later. After time
t SLEWA the output at Side A crosses the logic high
threshold causing the Side A LED drive to deactivate,
which propagates the deasserted state back to Side B
with a delay of t OPLH_AB . Thus normal-width pulses of
width t PULSE applied at Side B (IOB) exhibit a
stretched pulse width of:
t PWB_nom = t PULSE + t FIL + t OPLH_BA + t SLEWA + t OPLH_AB
at IOB, which is also given by:
t PWB_nom = t PULSE + t PHL_BAB
and is typically t PULSE + 290ns.
Side A receivers have been designed to exhibit a
significant amount of hysteresis, which helps to
eliminate false clocking. They have not been internally
low-pass filtered beyond the filtering inherent within
the optical channel. When the I 2 C bus is terminated
for maximum bandwidth (6mA pullups and minimal
capacitance), the receivers typically will respond to
pulses greater than 12ns. If additional filtering is
desired, then externally increasing the load
capacitance of the I 2 C lines until the amount of time
CPC5902
the offending signal spends above/below V DD /2 is
less than 10ns will reject the signal at the expense of
increasing rise and fall times.
Side B receivers do implement some hysteresis and
low-pass filtering in addition to the optics. An
asserted pulse typically needs to be held below
0.2V DD for 15ns before it is accepted at Side B input.
This may require a 30ns pulse applied by a typical
driver with just 20pF loading the I 2 C lines.
While any very short pulses stretched to the minimum
times above would seem to cause large amounts of
pulse width distortion, within 400kHz Fast-mode I 2 C
the shortest allowable signal or clock asserted low
time is 1.3 ? s. Neither Standard-mode nor Fast-mode
variants include any legal signals that are less than
80ns (typ); thus the t PWA_nom and t PWB_nom equations
above always apply. The pulse width on valid longer
pulses receives less stretching and is proportionally
less noticeable. For example the Fast-mode minimum
clock low time of 1.3 ? S when applied at Side B would
typically be seen as a 1.375 ? S pulse at Side A and will
be stretched to a length of 1.59 ? s for other devices on
the Side B bus.
Internal filtering and the flip-flop at Side B are used to
ensure that an equal number of pulse edges are seen
at both sides of the isolation barrier when Side B is
driven. When a signal at Side B is asserted low, the
flip-flop self-drives that Side B I/O pin until the optical
channel back from Side A proves that Side A has
successfully been asserted. While this is generally a
welcome error reduction feature and is especially
useful on the side with nonstandard levels, it does
need to be considered when assigning Side A and
Side B ports. If Side A is not powered up, then the
signal back from Side A will not appear until after
Side A has been powered, and the signal at Side B
will be stretched until that time. Side A uses filtered
hysteresis at its standard inputs, not pulse stretching,
to defeat sub-minimum-size pulses. Thus that side of
the isolation barrier, which will be the bus master at
power-up, should generally be assigned to Side A.
Note that the pinout of the package is rotationally
symmetrical. As a result, changing which side of the
isolation barrier utilizes Side A standard levels can be
accomplished by rotating the part 180° before it is
soldered onto the board.
R03
www.ixysic.com
9
相关PDF资料
PDF描述
CST3104 BOX STEEL 36X6X4" GREY
PJ12106W BOX FIBER 13.8X11.9X6.47" GREY
1414PHRO6LP BOX STEEL 14.0X16.0X6.0" GREY
PJ16148P30 BOX FIBER 17.9X16.0X8.47" GREY
094036150 BOX ABS 15.75X14.17X5.91" GRAY
相关代理商/技术参数
参数描述
CPC5902G_5903G-EVAL 功能描述:CPC5902, CPC5903 - Interface, Buffer/Repeater Evaluation Board 制造商:ixys integrated circuits division 系列:- 零件状态:有效 主要用途:接口,缓冲器/中继器 嵌入式:- 使用的 IC/零件:CPC5902,CPC5903 主要属性:隔离 辅助属性:- 所含物品:板 标准包装:1
CPC5902GS 功能描述:ISOLAT 3.75KVRMS 2CH BIDIR 8SMD RoHS:是 类别:隔离器 >> 光隔离器 - 逻辑输出 系列:- 标准包装:1,000 系列:- 电压 - 隔离:3750Vrms 通道数:1,单向 电流 - 输出 / 通道:50mA 数据速率:15MBd 传输延迟高 - 低 @ 如果:50ns @ 7.5mA 电流 - DC 正向(If):20mA 输入类型:DC 输出类型:开路集电极 安装类型:表面贴装 封装/外壳:8-SMD,鸥翼型 供应商设备封装:8-DIP 鸥翼型 包装:带卷 (TR)
CPC5902GSTR 功能描述:ISOL 3.75KVRMS 2CH BIDIR 8-SMD RoHS:是 类别:隔离器 >> 光隔离器 - 逻辑输出 系列:- 标准包装:50 系列:- 电压 - 隔离:3750Vrms 通道数:1,单向 电流 - 输出 / 通道:10mA 数据速率:25MBd 传输延迟高 - 低 @ 如果:20ns 电流 - DC 正向(If):- 输入类型:逻辑 输出类型:推挽式/图腾柱 安装类型:通孔 封装/外壳:8-DIP(0.300",7.62mm) 供应商设备封装:8-DIP 包装:管件 其它名称:516-1112-5
CPC5903G 功能描述:ISOL 3.75KVRMS 1CH BIDIR 8-DIP RoHS:是 类别:隔离器 >> 光隔离器 - 逻辑输出 系列:- 标准包装:50 系列:- 电压 - 隔离:3750Vrms 通道数:1,单向 电流 - 输出 / 通道:10mA 数据速率:25MBd 传输延迟高 - 低 @ 如果:20ns 电流 - DC 正向(If):- 输入类型:逻辑 输出类型:推挽式/图腾柱 安装类型:通孔 封装/外壳:8-DIP(0.300",7.62mm) 供应商设备封装:8-DIP 包装:管件 其它名称:516-1112-5
CPC5903GS 功能描述:ISOL 3.75KVRMS 1CH BIDIR 8-SMD RoHS:是 类别:隔离器 >> 光隔离器 - 逻辑输出 系列:- 标准包装:50 系列:- 电压 - 隔离:3750Vrms 通道数:1,单向 电流 - 输出 / 通道:10mA 数据速率:25MBd 传输延迟高 - 低 @ 如果:20ns 电流 - DC 正向(If):- 输入类型:逻辑 输出类型:推挽式/图腾柱 安装类型:通孔 封装/外壳:8-DIP(0.300",7.62mm) 供应商设备封装:8-DIP 包装:管件 其它名称:516-1112-5