参数资料
型号: DC1620A-H
厂商: Linear Technology
文件页数: 16/38页
文件大小: 0K
描述: BOARD DEMO 105MSPS LTC2144-14
软件下载: QuikEval II System
设计资源: DC1620A Design Files
DC1620A Schematic
标准包装: 1
系列: *
相关产品: DC890B-ND - BOARD USB DATA COLLECTION
23
21454314fa
LTC2145-14/
LTC2144-14/LTC2143-14
50Ω
100Ω
0.1μF
T1 = MA/COM ETC1-1-13
RESISTORS AND CAPACITORS
ARE 0402 PACKAGE SIZE
50Ω
LTC2145-14
21454314 F12
ENC–
ENC+
T1
0.1μF
Figure 12. Sinusoidal Encode Drive
ENC+
ENC
PECL OR
LVDS
CLOCK
0.1μF
21454314 F13
LTC2145-14
Figure 13. PECL or LVDS Encode Drive
VDD
LTC2145-14
21454314 F10
ENC
ENC+
15k
VDD
DIFFERENTIAL
COMPARATOR
30k
Figure 10. Equivalent Encode Input Circuit
for Differential Encode Mode
30k
ENC+
ENC
21454314 F11
0V
1.8V TO 3.3V
LTC2145-14
CMOS LOGIC
BUFFER
Figure 11. Equivalent Encode Input Circuit
for Single-Ended Encode Mode
through 10kΩ equivalent resistance. The encode inputs
can be taken above VDD (up to 3.6V), and the common
mode range is from 1.1V to 1.6V. In the differential encode
mode, ENCshould stay at least 200mV above ground to
avoid falsely triggering the single ended encode mode.
For good jitter performance ENC+ and ENCshould have
fast rise and fall times.
The single-ended encode mode should be used with CMOS
encode inputs. To select this mode, ENCis connected to
ground and ENC+ is driven with a square wave encode input.
ENC+ can be taken above VDD (up to 3.6V) so 1.8V to 3.3V
CMOS logic levels can be used. The ENC+ threshold is 0.9V.
For good jitter performance ENC+ should have fast rise
and fall times. If the encode signal is turned off or drops
below approximately 500kHz, the A/D enters nap mode.
Clock Duty Cycle Stabilizer
For good performance the encode signal should have a
50% (±5%) duty cycle. If the optional clock duty cycle
stabilizer circuit is enabled, the encode duty cycle can
vary from 30% to 70% and the duty cycle stabilizer will
maintain a constant 50% internal duty cycle. If the encode
signal changes frequency, the duty cycle stabilizer circuit
requires one hundred clock cycles to lock onto the input
clock. The duty cycle stabilizer is enabled by mode control
register A2 (serial programming mode), or by CS (parallel
programming mode).
For applications where the sample rate needs to be changed
quickly, the clock duty cycle stabilizer can be disabled. If
the duty cycle stabilizer is disabled, care should be taken
to make the sampling clock have a 50% (±5%) duty cycle.
The duty cycle stabilizer should not be used below 5Msps.
DIGITAL OUTPUTS
Digital Output Modes
The LTC2145-14/LTC2144-14/LTC2143-14 can operate in
three digital output modes: full rate CMOS, double data
rate CMOS (to halve the number of output lines), or double
data rate LVDS (to reduce digital noise in the system.) The
output mode is set by mode control register A3 (serial
programming mode), or by SCK (parallel programming
APPLICATIONS INFORMATION
相关PDF资料
PDF描述
1691 LAMP INCAND S-8 BAYONET 28V
KC2520B24.0000C10E00 OSCILLATOR 24.0000MHZ SMD
DC919A-F BOARD DEMO 16BIT MSPS LTC2202
1309 LAMP INCAND B6 SGL BAYONET 28V
1683 LAMP INCAND S-8 BAYONET 28V
相关代理商/技术参数
参数描述
DC1620A-I 功能描述:BOARD DEMO 80MSPS LTC2143-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-J 功能描述:BOARD DEMO 65MSPS LTC2142-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-K 功能描述:BOARD DEMO 40MSPS LTC2141-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-L 功能描述:BOARD DEMO 25MSPS LTC2140-14 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A
DC1620A-M 功能描述:BOARD DEMO 125MSPS LTC2145-12 RoHS:是 类别:未定义的类别 >> 其它 系列:* 标准包装:1 系列:* 其它名称:MS305720A