参数资料
型号: DS3148
厂商: Maxim Integrated Products
文件页数: 50/89页
文件大小: 0K
描述: IC 8CH DS3/3 FRAMER 349-BGA
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 1
控制器类型: DS3/E3 调帧器
接口: LIU
电源电压: 3.135 V ~ 3.465 V
电流 - 电源: 640mA
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 349-BGA 裸露焊盘
供应商设备封装: 349-HCBGA(27x27)
包装: 托盘
DS3146/DS3146/DS31412 6-/8-/12-Channel DS3/E3 Framers
54 of 89
Register Name:
BBECR1
Register Description:
BERT Bit-Error Counter Register 1 (lower byte)
Register Address:
44h
Bit #
7
6
5
4
3
2
1
0
Name
BEC7
BEC6
BEC5
BEC4
BEC3
BEC2
BEC1
BEC0
Default
0
Register Name:
BBECR2
Register Description:
BERT Bit Error Counter Register 2
Register Address:
45h
Bit #
7
6
5
4
3
2
1
0
Name
BEC15
BEC14
BEC13
BEC12
BEC11
BEC10
BEC9
BEC8
Default
0
Register Name:
BBECR3
Register Description:
BERT Bit Error Counter Register 3 (upper byte)
Register Address:
46h
Bit #
7
6
5
4
3
2
1
0
Name
BEC23
BEC22
BEC21
BEC20
BEC19
BEC18
BEC17
BEC16
Default
0
Bits 0 to 23: BERT Bit-Error Counter (BEC[23:0]). The BBECR registers are loaded with the value of the internal
BERT error counter when the LC control bit in the BCR1 register is toggled. This 24-bit counter increments for each
received data bit that does not match the expected pattern. The error counter starts counting when the BERT goes
into receive synchronization (SYNC = 1) and continues counting even if the BERT loses sync. The error counter
saturates and does not roll over. Upon saturation, the BECO status bit in the BSR register is set. When the LC bit is
toggled, the error count is loaded into the BBECR registers and the internal error counter is cleared. If the BERT is
in sync when LC is toggled, the error counter continues to count up from zero. If the BERT is out of sync when LC
is toggled, the error counter is held at zero until the BERT regains sync. The host processor should toggle LC after
the BERT has synchronized and then toggle LC again when the error-checking period is complete. If the framer
loses synchronization during this period, then the counting results are suspect.
7.10 HDLC Controller
Each framer contains an on-board HDLC controller with 256-byte buffers in both the transmit and receive paths.
When the framer is operated in the DS3 C-Bit Parity mode, the HDLC transmitter and receiver are connected to the
three C-bits in M-subframe 5. When the framer is operated in the E3 mode, the user has the option to connect the
HDLC transmitter to the Sn bit, while the HDLC receiver is always connected to the Sn bit in the receive data. If the
host processor does not wish to use the HDLC controller for the Sn bit, then the status provided by the HDLC
controller should be ignored. On the transmit side, the host processor selects the source of the Sn bit through the
E3SnC0 and E3SnC1 controls bits in the T3E3CR1 register. The HDLC controller is not used in the DS3 M23
mode.
7.10.1 Receive Operation
On reset, the receive HDLC controller flushes the receive FIFO and begins searching for a new incoming HDLC
packet. It then performs a bit-by-bit search for an HDLC packet and when one is detected, it zero destuffs the
incoming data stream, automatically byte aligns to it, and places the incoming bytes into the receive FIFO as they
are received. The first byte of each packet is marked in the receive FIFO by setting the opening byte (OBYTE) bit.
Upon detecting a closing flag, the receive HDLC controller checks the 16-bit CRC to see if the packet is valid or not
and then marks the last byte of the packet in the receive FIFO by setting the closing byte (CBYTE) bit. The CRC is
not passed to the receive FIFO. When the CBYTE bit is set, the host processor can obtain the status of the
incoming packet through the packet status bits (PS0 and PS1). Incoming packets can be separated by as few as
one flag or by two flags that share a common zero. If the receive FIFO ever fills beyond capacity, the rest of the
incoming packet data is discarded, and the receive FIFO overrun (ROVRL) status bit is set. If such a scenario
相关PDF资料
PDF描述
DS21FT42 IC FRAMER T1 4X3 12CH 300-BGA
V375C24M75BL3 CONVERTER MOD DC/DC 24V 75W
V375C24M75BL2 CONVERTER MOD DC/DC 24V 75W
DS21FF42N+ IC FRAMER T1 4X4 16CH 300-BGA
DS21FT42N IC FRAMER T1 4X3 12CH IND 300BGA
相关代理商/技术参数
参数描述
DS3148N 功能描述:网络控制器与处理器 IC 8 Port DS3/E3 Framer RoHS:否 制造商:Micrel 产品:Controller Area Network (CAN) 收发器数量: 数据速率: 电源电流(最大值):595 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:PBGA-400 封装:Tray
DS315 制造商:Hubbell Wiring Device-Kellems 功能描述:SWITCH, DECO SER, 3W, 15A 120/277V, BR
DS3150 制造商:MAXIM 制造商全称:Maxim Integrated Products 功能描述:3.3V, DS3/E3/STS-1 Line Interface Unit
DS3150DK 功能描述:网络开发工具 DS3150 Dev Kit RoHS:否 制造商:Rabbit Semiconductor 产品:Development Kits 类型:Ethernet to Wi-Fi Bridges 工具用于评估:RCM6600W 数据速率:20 Mbps, 40 Mbps 接口类型:802.11 b/g, Ethernet 工作电源电压:3.3 V
DS3150G 功能描述:IC LIU T3/E3/STS-1 49-BGA RoHS:否 类别:集成电路 (IC) >> 接口 - 驱动器,接收器,收发器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:25 系列:- 类型:收发器 驱动器/接收器数:2/2 规程:RS232 电源电压:4.5 V ~ 5.5 V 安装类型:通孔 封装/外壳:16-DIP(0.300",7.62mm) 供应商设备封装:16-PDIP 包装:管件