参数资料
型号: EP20K100BC324-2
厂商: ALTERA CORP
元件分类: PLD
英文描述: LOADABLE PLD, PBGA324
文件页数: 1/68页
文件大小: 975K
代理商: EP20K100BC324-2
Altera Corporation
1
APEX 20K
Programmable Logic
Device Family
August 1999, ver. 2.01
Data Sheet
A-DS-APEX20K-02.01
Features...
s
Industry’s first programmable logic device (PLD) incorporating
System-on-a-Programmable-ChipTM integration
MultiCoreTM architecture integrating look-up table (LUT) logic,
product-term logic, and embedded memory
Embedded system block (ESB) implementation of product-term
logic used for combinatorial-intensive functions
Preliminary
Information
LUT logic used for register-intensive functions
ESB used to implement memory functions, including first-in
first-out (FIFO) buffers, dual-port RAM, and content-
addressable memory (CAM)
s
High density
100,000 to 1 million typical gates (see Table 1)
Up to 38,400 logic elements (LEs)
Up to 327,680 RAM bits that can be used without reducing
available logic
Up to 2,560 product-term-based macrocells
Notes:
(1)
The embedded IEEE Std. 1149.1 Joint Test Action Group (JTAG) boundary-scan circuitry contributes up to 48,000
additional gates.
(2)
This information is preliminary.
Table 1. APEX 20K Device Features
Feature
EP20K60E EP20K100E
EP20K100
EP20K160E EP20K200E
EP20K200
EP20K300E EP20K400E
EP20K400
EP20K600E
EP20K1000E EP20K1500E
Maximum
system
gates
162,000 263,000
404,000
526,000
728,000
1,052,000 1,537,000 1,771,520 2,524,416
Typical
gates
60,000
100,000
160,000
200,000
300,000
400,000
600,000
1,000,000 1,500,000
LEs
2,560
4,160
6,400
8,320
11,520
16,640
24,320
38,400
54,720
ESBs
16
26
40
52
72
104
152
160
228
Maximum
RAM bits
32,768
53,248
81,920
106,496
147,456
212,992
311,296
327,680
466,944
Maximum
macrocells
256
416
640
832
1,152
1,664
2,432
2,560
3,648
Maximum
user I/O
pins
204
252
316
382
408
502
624
716
858
相关PDF资料
PDF描述
EP20K100BC324-3 LOADABLE PLD, PBGA324
EP20K100BI324-1 LOADABLE PLD, PBGA324
EP20K100BI324-2 LOADABLE PLD, PBGA324
EP20K100BI324-3 LOADABLE PLD, PBGA324
EP20K100BC484-1 LOADABLE PLD, PBGA484
相关代理商/技术参数
参数描述
EP20K100BC356-1 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 416 Macro 252 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K100BC356-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K100BC356-1V 制造商:Rochester Electronics LLC 功能描述:- Bulk
EP20K100BC356-2 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 416 Macro 252 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K100BC356-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA