参数资料
型号: EP20K30EFI144-3ES
英文描述: FPGA
中文描述: FPGA的
文件页数: 90/114页
文件大小: 1623K
代理商: EP20K30EFI144-3ES
Altera Corporation
77
APEX 20K Programmable Logic Device Family Data Sheet
Table 38 through 41 show APEX 20KE LE, ESB, routing, and functional
timing microparameters for the fMAX timing model.
Table 38. APEX 20KE LE Timing Microparameters
Symbol
Parameter
tSU
LE register setup time before clock
tH
LE register hold time after clock
tCO
LE register clock-to-output delay
tLUT
LUT delay for data-in to data-out
Table 39. APEX 20KE ESB Timing Microparameters
Symbol
Parameter
tESBARC
ESB Asynchronous read cycle time
tESBSRC
ESB Synchronous read cycle time
tESBAWC
ESB Asynchronous write cycle time
tESBSWC
ESB Synchronous write cycle time
tESBWASU
ESB write address setup time with respect to WE
tESBWAH
ESB write address hold time with respect to WE
tESBWDSU
ESB data setup time with respect to WE
tESBWDH
ESB data hold time with respect to WE
tESBRASU
ESB read address setup time with respect to RE
tESBRAH
ESB read address hold time with respect to RE
tESBWESU
ESB WE setup time before clock when using input register
tESBDATASU
ESB data setup time before clock when using input register
tESBWADDRSU
ESB write address setup time before clock when using input
registers
tESBRADDRSU
ESB read address setup time before clock when using input
registers
tESBDATACO1
ESB clock-to-output delay when using output registers
tESBDATACO2
ESB clock-to-output delay without output registers
tESBDD
ESB data-in to data-out delay for RAM mode
tPD
ESB Macrocell input to non-registered output
tPTERMSU
ESB Macrocell register setup time before clock
tPTERMCO
ESB Macrocell register clock-to-output delay
相关PDF资料
PDF描述
EP20K400BC652-3 Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BC652-3ES Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BI652-1 Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BI652-1ES Dual Voltage Monitor with Intergrated CPU Supervisor
EP20K400BI652-2ES Dual Voltage Monitor with Intergrated CPU Supervisor
相关代理商/技术参数
参数描述
EP20K30EFI324-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K30EFI324-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K30EFI324-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K30EQC208-1 功能描述:IC APEX 20KE FPGA 300K 208-PQFP RoHS:否 类别:集成电路 (IC) >> 嵌入式 - FPGA(现场可编程门阵列) 系列:APEX-20K® 产品变化通告:XC4000(E,L) Discontinuation 01/April/2002 标准包装:24 系列:XC4000E/X LAB/CLB数:100 逻辑元件/单元数:238 RAM 位总计:3200 输入/输出数:80 门数:3000 电源电压:4.5 V ~ 5.5 V 安装类型:表面贴装 工作温度:-40°C ~ 100°C 封装/外壳:120-BCBGA 供应商设备封装:120-CPGA(34.55x34.55)
EP20K30EQC208-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA