参数资料
型号: EP20K400EFC672-3N
厂商: Altera
文件页数: 18/117页
文件大小: 0K
描述: IC APEX 20KE FPGA 400K 672-FBGA
产品培训模块: Three Reasons to Use FPGA's in Industrial Designs
标准包装: 40
系列: APEX-20K®
LAB/CLB数: 1664
逻辑元件/单元数: 16640
RAM 位总计: 212992
输入/输出数: 488
门数: 1052000
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
工作温度: 0°C ~ 85°C
封装/外壳: 672-BBGA
供应商设备封装: 672-BGA(27x27)
114
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
SRAM configuration elements allow APEX 20K devices to be
reconfigured in-circuit by loading new configuration data into the
device. Real-time reconfiguration is performed by forcing the device
into command mode with a device pin, loading different
configuration data, reinitializing the device, and resuming user-
mode operation. In-field upgrades can be performed by distributing
new configuration files.
Configuration Schemes
The configuration data for an APEX 20K device can be loaded with
one of five configuration schemes (see Table 111), chosen on the basis
of the target application. An EPC2 or EPC16 configuration device,
intelligent controller, or the JTAG port can be used to control the
configuration of an APEX 20K device. When a configuration device
is used, the system can configure automatically at system power-up.
Multiple APEX 20K devices can be configured in any of five
configuration schemes by connecting the configuration enable (nCE)
and configuration enable output (nCEO) pins on each device.
f For more information on configuration, see Application Note 116
(Configuring APEX 20K, FLEX 10K, & FLEX 6000 Devices.)
Device Pin-Outs
See the Altera web site (http://www.altera.com) or the Altera Digital
Library
for pin-out information
Table 111. Data Sources for Configuration
Configuration Scheme
Data Source
Configuration device
EPC1, EPC2, EPC16 configuration devices
Passive serial (PS)
MasterBlaster or ByteBlasterMV download cable or serial data source
Passive parallel asynchronous (PPA)
Parallel data source
Passive parallel synchronous (PPS)
Parallel data source
JTAG
MasterBlaster or ByteBlasterMV download cable or a microprocessor
with a Jam or JBC File
相关PDF资料
PDF描述
EP20K400EFC672-3 IC APEX 20KE FPGA 400K 672-FBGA
IDT70V25L20PFI IC SRAM 128KBIT 20NS 100TQFP
ACM44DRAN CONN EDGECARD 88POS .156 R/A
A54SX16P-PQ208M IC FPGA SX 24K GATES 208-PQFP
A54SX16P-PQG208M IC FPGA SX 24K GATES 208-PQFP
相关代理商/技术参数
参数描述
EP20K400EFI672-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K400EFI672-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K400EFI672-2N 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K400EFI672-2X 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 1664 Macros 488 IO RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K400EFI672-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA