参数资料
型号: EP20K400FC672-2
英文描述: Field Programmable Gate Array (FPGA)
中文描述: 现场可编程门阵列(FPGA)
文件页数: 62/114页
文件大小: 1623K
代理商: EP20K400FC672-2
Altera Corporation
51
APEX 20K Programmable Logic Device Family Data Sheet
Notes:
(1)
The PLL input frequency range for the EP20K100-1X device for 1x multiplication is
25 MHz to 175 MHz.
(2)
All input clock specifications must be met. The PLL may not lock onto an incoming
clock if the clock specifications are not met, creating an erroneous clock within the
device.
(3)
During device configuration, the ClockLock and ClockBoost circuitry is configured
first. If the incoming clock is supplied during configuration, the ClockLock and
ClockBoost circuitry locks during configuration, because the lock time is less than
the configuration time.
(4)
The jitter specification is measured under long-term observation.
(5)
If the input clock stability is 100 ps, tJITTER is 250 ps.
tLOCK
Time required for
ClockLock/ClockBoost to acquire
lock(4)
10
s
tSKEW
Skew delay between related
ClockLock/ClockBoost-generated
clocks
500
ps
tJITTER
Jitter on ClockLock/ClockBoost-
generated clock (5)
200
ps
tINCLKSTB
Input clock stability (measured
between adjacent clocks)
50
ps
Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade
Devices (Part 2 of 2)
Symbol
Parameter
Min
Max
Unit
相关PDF资料
PDF描述
EP20K400FC672-2ES FPGA
EP20K400FC672-3 Field Programmable Gate Array (FPGA)
EP20K400FC672-3ES FPGA
EP20K400FI672-1 Field Programmable Gate Array (FPGA)
EP20K400FI672-1ES FPGA
相关代理商/技术参数
参数描述
EP20K400FC672-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K400FC672-3 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 1664 Macro 502 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K400FC672-3ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K400FC672-3V 制造商:Rochester Electronics LLC 功能描述:- Bulk
EP20K400FI672-1 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)