参数资料
型号: EPM7128EQI100-15
厂商: Altera
文件页数: 2/66页
文件大小: 0K
描述: IC MAX 7000 CPLD 128 100-PQFP
标准包装: 66
系列: MAX® 7000
可编程类型: 系统内可编程
最大延迟时间 tpd(1): 15.0ns
电压电源 - 内部: 4.5 V ~ 5.5 V
逻辑元件/逻辑块数目: 8
宏单元数: 128
门数: 2500
输入/输出数: 84
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 100-BQFP
供应商设备封装: 100-PQFP(14x20)
包装: 托盘
其它名称: 544-2324-5
10
Altera Corporation
MAX 7000 Programmable Logic Device Family Data Sheet
Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.
Figure 4. MAX 7000E & MAX 7000S Device Macrocell
Combinatorial logic is implemented in the logic array, which provides
five product terms per macrocell. The product-term select matrix allocates
these product terms for use as either primary logic inputs (to the OR and
XOR
gates) to implement combinatorial functions, or as secondary inputs
to the macrocell’s register clear, preset, clock, and clock enable control
functions. Two kinds of expander product terms (“expanders”) are
available to supplement macrocell logic resources:
Shareable expanders, which are inverted product terms that are fed
back into the logic array
Parallel expanders, which are product terms borrowed from adjacent
macrocells
The Altera development system automatically optimizes product-term
allocation according to the logic requirements of the design.
For registered functions, each macrocell flipflop can be individually
programmed to implement D, T, JK, or SR operation with programmable
clock control. The flipflop can be bypassed for combinatorial operation.
During design entry, the designer specifies the desired flipflop type; the
Altera development software then selects the most efficient flipflop
operation for each registered function to optimize resource utilization.
Product-
Term
Select
Matrix
36 Signals
from PIA
16 Expander
Product Terms
Logic Array
Parallel Logic
Expanders
(from other
macrocells)
Shared Logic
Expanders
Clear
Select
Global
Clear
Global
Clocks
Clock/
Enable
Select
2
PRN
CLRN
D/T
Q
ENA
Register
Bypass
to I/O
Control
Block
to PIA
Programmable
Register
from
I/O pin
Fast Input
Select
VCC
相关PDF资料
PDF描述
TAP685M035SLZ CAP TANT 6.8UF 35V 20% RADIAL
TPSR106M006R1000 CAP TANT 10UF 6.3V 20% 0805
RCA10DTMH CONN EDGECARD 20POS R/A .125 SLD
KRM55LR72A475KH01K CAP CER 4.7UF 100V 10% X7R 2220
VE-B7T-CX-B1 CONVERTER MOD DC/DC 6.5V 75W
相关代理商/技术参数
参数描述
EPM7128EQI10020 制造商:ALTERA 功能描述:NEW
EPM7128EQI100-20 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX 7000 128 Macro 84 IOs RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM7128LC84-12 制造商:Altera Corporation 功能描述:COMPLEX-EEPLD, 128-CELL, 12NS PROP DELAY, 84 Pin, Plastic, PLCC
EPM7128LC84-15 制造商:Altera Corporation 功能描述:COMPLEX-EEPLD, 128-CELL, 15NS PROP DELAY, 84 Pin, Plastic, PLCC
EPM7128QC1004 制造商:ALTERA 功能描述:*