参数资料
型号: GS81032A
厂商: GSI TECHNOLOGY
英文描述: 1Mb(32K x 32Bit)Synchronous Burst SRAM(1M位(32K x 32位)同步静态RAM(带2位脉冲地址计数器))
中文描述: 1兆(32KX8的32位)同步突发静态存储器(100万位(32K的× 32位)同步静态随机存储器(带2位脉冲地址计数器))
文件页数: 1/23页
文件大小: 756K
代理商: GS81032A
Rev: 1.00 12/2000
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/23
2000, Giga Semiconductor, Inc.
GS81032AT/Q-150/138/133/117/100/66
32K x 32
1M Synchronous Burst SRAM
150 MHz–66 MHz
9 ns–18 ns
3.3 V V
DD
3.3 V and 2.5 V I/O
TQFP, QFP
Commercial Temp
Industrial Temp
Features
FT pin for user-configurable flow through or pipeline
operation
Single Cycle Deselect (SCD) operation
3.3 V +10%/–5% core power supply
2.5 V or 3.3 V I/O supply
LBO pin for Linear or Interleaved Burst mode
Internal input resistors on mode pins allow floating mode pins
Default to Interleaved Pipeline mode
Byte Write (BW) and/or Global Write (GW) operation
Common data inputs and data outputs
Clock Control, registered, address, data, and control
Internal self-timed write cycle
Automatic power-down for portable applications
JEDEC-standard 100-lead TQFP or QFP package
-150
-138
-133
Pipeline
3-1-1-1
t
KQ
I
DD
270
245
Flow
Through
2-1-1-1
I
DD
170
120
Functional Description
Applications
The GS81032A is a 1,048,576-bit high performance
synchronous SRAM with a 2-bit burst address counter.
Although of a type originally developed for Level 2 Cache
applications supporting high performance CPUs, the device
now finds application in synchronous SRAM applications,
ranging from DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E
1
, E
2
, E
3
), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
interleave order with the Linear Burst Order (LBO) input. The
burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS81032A is an SCD (Single Cycle Deselect) pipelined
synchronous SRAM. DCD (Dual Cycle Deselect) versions are
also available. SCD SRAMs pipeline deselect commands one
stage less than read commands. SCD RAMs begin turning off
their outputs immediately after the deselect command has been
captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the byte write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(high) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS81032A operates on a 3.3 V power supply and all
inputs/outputs are 3.3 V- and 2.5 V-compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuit.
-117
8.5
4.5
210
15
11
120
-100
10
5
180
15
12
120
-66
12.5
6
150
20
18
95
Unit
ns
ns
mA
ns
ns
mA
tCycle
6.6
3.8
7.25
4
7.5
4
240
15
10
120
tCycle
t
KQ
10.5
9
15
9.7
相关PDF资料
PDF描述
GS815018 16Mb(1M x 18Bit)Synchronous Burst SRAM(16M位(1M x 18位)同步静态RAM(带2位脉冲地址计数器))
GS815032 16Mb(512K x 32Bit)Synchronous Burst SRAM(16M位(512K x 32位)同步静态RAM(带2位脉冲地址计数器))
GS815036 16Mb(512K x 36Bit)Synchronous Burst SRAM(16M位(512K x 36位)同步静态RAM(带2位脉冲地址计数器))
GS8150E18 16Mb(1M x 18Bit)Synchronous Burst SRAM(16M位(1M x 18位)同步静态RAM(带2位脉冲地址计数器))
GS8150E32 16Mb(512K x 32Bit)Synchronous Burst SRAM(16M位(512K x 32位)同步静态RAM(带2位脉冲地址计数器))
相关代理商/技术参数
参数描述
GS81032A2T-138 制造商:GSI 制造商全称:GSI Technology 功能描述:32K x 32 1M Synchronous Burst SRAM
GS81032AQ-133 制造商:GSI 制造商全称:GSI Technology 功能描述:32K x 32 1M Synchronous Burst SRAM
GS81032AQ-133I 制造商:GSI 制造商全称:GSI Technology 功能描述:32K x 32 1M Synchronous Burst SRAM
GS81032AQ-138 制造商:GSI 制造商全称:GSI Technology 功能描述:32K x 32 1M Synchronous Burst SRAM
GS81032AQ-138I 制造商:GSI 制造商全称:GSI Technology 功能描述:32K x 32 1M Synchronous Burst SRAM