参数资料
型号: HW-V5GBE-DK-UNI-G-PROMO2
厂商: Xilinx Inc
文件页数: 51/91页
文件大小: 0K
描述: KIT DEV V5 LXT GIGABIT ETHERNET
产品变化通告: Product Notice_Dev Systems Product
标准包装: 1
系列: Virtex®
类型: 开发套件
适用于相关产品: XC5VLX50T
所含物品: 板和软件
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
55
PLL Switching Characteristics
Table 74: PLL Specification
Symbol
Description
Speed Grade
Units
-3
-2
-1
FINMAX
Maximum Input Clock Frequency
710
645
MHz
FINMIN
Minimum Input Clock Frequency
19
MHz
FINJITTER
Maximum Input Clock Period Jitter
<20% of clock input period or 1 ns Max
FINDUTY
Allowable Input Duty Cycle: 19—49 MHz
25/75
%
Allowable Input Duty Cycle: 50—199 MHz
30/70
%
Allowable Input Duty Cycle: 200—399 MHz
35/65
%
Allowable Input Duty Cycle: 400—499 MHz
40/60
%
Allowable Input Duty Cycle: >500 MHz
45/55
%
FVCOMIN
Minimum PLL VCO Frequency
400
MHz
FVCOMAX
Maximum PLL VCO Frequency
1440
1200
1000
MHz
FBANDWIDTH
Low PLL Bandwidth at Typical(1)
11
1
MHz
High PLL Bandwidth at Typical(1)
44
4
MHz
TSTAPHAOFFSET
Static Phase Offset of the PLL Outputs
120
ps
TOUTJITTER
PLL Output Jitter(2)
Note 1
TOUTDUTY
PLL Output Clock Duty Cycle Precision(3)
±150
±200
ps
TLOCKMAX
PLL Maximum Lock Time(4)
100
s
FOUTMAX
PLL Maximum Output Frequency for LX20T devices
N/A
667
600
MHz
PLL Maximum Output Frequency for LX30, LX30T, LX50,
LX50T, LX85, LX85T, LX110, LX110T, SX35T, SX50T, FX30T,
and FX70Tdevices
710
667
600
MHz
PLL Maximum Output Frequency for LX155, LX155T, and
FX100T devices
650
600
550
MHz
PLL Maximum Output Frequency for FX130T devices
550
500
450
MHz
PLL Maximum Output Frequency for LX220, LX220T, LX330,
LX330T, SX95T, SX240T, TX150T, TX240T, and FX200T
devices
N/A
500
450
MHz
FOUTMIN
PLL Minimum Output Frequency(5)
3.125
MHz
TEXTFDVAR
External Clock Feedback Variation
< 20% of clock input period or 1 ns Max
RSTMINPULSE
Minimum Reset Pulse Width
5
ns
FPFDMAX
Maximum Frequency at the Phase Frequency Detector
550
500
450
MHz
FPFDMIN
Minimum Frequency at the Phase Frequency Detector
19
MHz
TFBDELAY
Maximum External Delay in the Feedback Path
3 ns Max or one CLKIN cycle
Notes:
1.
The PLL does not filter typical spread spectrum input clocks because they are usually far below the bandwidth filter frequencies.
2.
Values for this parameter are available in the Architecture Wizard.
3.
Includes global clock buffer.
4.
The LOCK signal must be sampled after TLOCKMAX. The LOCK signal is invalid after configuration or reset until the TLOCKMAX time has
expired.
5.
Calculated as FVCO/128 assuming output duty cycle is 50%.
相关PDF资料
PDF描述
RBC12DCMI-S288 CONN EDGECARD 24POS .100 EXTEND
AMC06DRXH CONN EDGECARD 12POS .100 DIP SLD
GCC17DCST-S288 CONN EDGECARD 34POS .100 EXTEND
VI-B0M-EX-S CONVERTER MOD DC/DC 10V 75W
ISC1812BN1R2K INDUCTOR WW 1.2UH 10% 1812
相关代理商/技术参数
参数描述
HW-V5-ML501-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 类别:编程器,开发系统 >> 通用嵌入式开发板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 标准包装:1 系列:PICDEM™ 类型:MCU 适用于相关产品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,线缆,元件,CD,PICkit 编程器 产品目录页面:659 (CN2011-ZH PDF)
HW-V5-ML501-UNI-G-J 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 类别:编程器,开发系统 >> 通用嵌入式开发板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LX 标准包装:1 系列:PICDEM™ 类型:MCU 适用于相关产品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,线缆,元件,CD,PICkit 编程器 产品目录页面:659 (CN2011-ZH PDF)
HW-V5-ML505-UNI-G 制造商:Xilinx 功能描述:HARDWARE, VIRTEX-5 ML505 EVALUATION PLATFORM, UNIVERSAL - Bulk 制造商:Xilinx 功能描述:XLXHW-V5-ML505-UNI-G EVALUATION KIT 制造商:Xilinx 功能描述:KIT EVAL PLATFORM VIRTEX-5 LXT ML505
HW-V5-ML505-UNI-G-J 功能描述:VIRTEX-5 LXT ML505 EVAL PLATFORM RoHS:是 类别:编程器,开发系统 >> 通用嵌入式开发板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 LXT 标准包装:1 系列:PICDEM™ 类型:MCU 适用于相关产品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,线缆,元件,CD,PICkit 编程器 产品目录页面:659 (CN2011-ZH PDF)
HW-V5-ML506-UNI-G 功能描述:EVALUATION PLATFORM VIRTEX-5 RoHS:是 类别:编程器,开发系统 >> 通用嵌入式开发板和套件(MCU、DSP、FPGA、CPLD等) 系列:Virtex®-5 SXT 标准包装:1 系列:PICDEM™ 类型:MCU 适用于相关产品:PIC10F206,PIC16F690,PIC16F819 所含物品:板,线缆,元件,CD,PICkit 编程器 产品目录页面:659 (CN2011-ZH PDF)