参数资料
型号: HX6656RVFT
厂商: Electronic Theatre Controls, Inc.
英文描述: 32K x 8 ROM-SOI
中文描述: 32K的× 8 ROM的绝缘硅
文件页数: 10/12页
文件大小: 155K
代理商: HX6656RVFT
HX6656
7
Read Cycle
The ROM is asynchronous in operation, allowing the read
cycle to be controlled by address, chip select (NCS), or chip
enable (CE) (refer to Read Cycle timing diagram). To
perform a valid read operation, both chip select and output
enable (NOE) must be low and chip enable must be high.
The output drivers can be controlled independently by the
NOE signal. Consecutive read cycles can be executed with
NCS held continuously low, and with CE held continuously
high, and toggling the addresses.
For an address activated read cycle, NCS and CE must be
valid prior to or coincident with the activating address edge
transition(s). Any amount of toggling or skew between
address edge transitions is permissible; however, data
outputs will become valid TAVQV time following the latest
occurring address edge transition. The minimum address
activated read cycle time is TAVAV. When the ROM is
operated at the minimum address activated read cycle
time, the data outputs will remain valid on the I/O until
TAXQX time following the next sequential address transi-
tion.
To control a read cycle with NCS, all addresses and CE
must be valid prior to or coincident with the enabling NCS
edge transition. Address or CE edge transitions can occur
later than the specified setup times to NCS, however, the
valid data access time will be delayed. Any address edge
transition, which occurs during the time when NCS is low,
will initiate a new read access, and data outputs will not
become valid until TAVQV time following the address edge
transition. Data outputs will enter a high impedance state
TSHQZ time following a disabling NCS edge transition.
To control a read cycle with CE, all addresses and NCS
must be valid prior to or coincident with the enabling CE
edge transition. Address or NCS edge transitions can
occur later than the specified setup times to CE; however,
the valid data access time will be delayed. Any address
edge transition which occurs during the time when CE is
high will initiate a new read access, and data outputs will
not become valid until TAVQV time following the address
edge transition. Data outputs will enter a high impedance
state TELQZ time following a disabling CE edge transition.
DYNAMIC ELECTRICAL CHARACTERISTICS
相关PDF资料
PDF描述
HY17-12LF 90-Degree Hybrid 1.71-1.88 GHz
HY19-12LF 90-Degree Hybrid 1.85-1.99 GHz
HY22-73LF 90-Degree Hybrid 2.1-2.3 GHz
HY5117100AR-50 16M X 1 FAST PAGE DRAM, 50 ns, PDSO24
HY5DU12422BLT-H 128M X 4 DDR DRAM, 0.75 ns, PDSO66
相关代理商/技术参数
参数描述
HX6656RVHC 制造商:未知厂家 制造商全称:未知厂家 功能描述:32K x 8 ROM-SOI
HX6656RVHT 制造商:未知厂家 制造商全称:未知厂家 功能描述:32K x 8 ROM-SOI
HX6656RVNC 制造商:未知厂家 制造商全称:未知厂家 功能描述:32K x 8 ROM-SOI
HX6656RVNT 制造商:未知厂家 制造商全称:未知厂家 功能描述:32K x 8 ROM-SOI
HX6656RVRC 制造商:未知厂家 制造商全称:未知厂家 功能描述:32K x 8 ROM-SOI