参数资料
型号: ICS1524AMLFT
厂商: IDT, Integrated Device Technology Inc
文件页数: 20/24页
文件大小: 0K
描述: IC CLK GEN SSTL_3/PECL 24-SOIC
产品变化通告: Product Discontinuation 09/Feb/2012
标准包装: 1,000
类型: 时钟/频率合成器,时钟发生器,扇出配送
PLL:
输入: LVTTL,晶体
输出: PECL,SSTL-3
电路数: 1
比率 - 输入:输出: 1:4
差分 - 输入:输出: 无/是
频率 - 最大: 250MHz
除法器/乘法器: 是/无
电源电压: 3 V ~ 3.6 V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 24-SOIC(0.295",7.50mm 宽)
供应商设备封装: 24-SOIC
包装: 带卷 (TR)
其它名称: 1524AMLFT
5
ICS1524A
ICS1524A Rev F 05/13/10
I
2C Register Map Summary
Register
Index
Name
Access
Bit Name
Bit #
Reset
Value
Description
0h
Input Control
R / W
PDen
0
1
Charge Pump Enable
(0=Disable 1=Enable)
PD_Pol
1
0
Charge Pump Enable Polarity
Ref_Pol
2
0
External Reference Polarity
(0=Positive Edge, 1=Negative Edge)
Fbk_Pol
3
0
External Feedback Polarity
(0=Positive Edge, 1=Negative Edge)
Fbk_Sel
4
0
External Feedback Select
(0=Internal Feedback, 1=External)
Func_Sel
5
0
Function Out Select
(0=Recovered HSYNC, 1=Input HSYNC)
EnPLS
6
1
Enable PLL Lock/Ref Status Output
(0=Disable 1=Enable)
EnDLS
7
0
Enable DPA Lock/Ref Status Output
(0=Disable 1=Enable)
1h
Loop Control
R / W *
PFD0-2
0-2
0
Charge Pump Gain
Reserved
3
0
Reserved
PSD0-1
4-5
0
Post-Scaler Divider
(0 = /2, 1 = /4, 2 = /8, 3 = /16)
Reserved
6-7
0
Reserved
2h
FdBk Div 0
R / W *
FBD0-7
0-7
FF
PLL FeedBack Divider LSBs (bits 0-7) *
3h
FdBk Div 1
R / W *
FBD8-11
0-3
F
PLL Feedback Divider MSBs (bits 8-11) *
Reserved
4-7
0
Reserved
4h
DPA Offset
R / W
DPA_OS0-5
0-5
0
Dynamic Phase Aligner Offset
Reserved
6
0
Reserved
Fil_Sel
7
1
Loop Filter Select
(0=External, 1=Internal)
5h
DPA Control
R / W ** DPA_Res0-1
0-1
3
DPA Resolution
(0=16 delay elements, 1=32, 2=Reserved, 3=64)
Metal_Rev
2-7
0
Metal Mask Revision Number
6h
Output Enables
R / W
OE_Pck
0
1
Output Enable for PECL DPACLK
( 0=High Z, 1=Enabled)
OE_Tck
1
Output Enable for STTL_3 DPACLK
( 0=High Z, 1=Enabled)
OE_P2
2
1
Output Enable for PECL CLK
( 0=High Z, 1=Enabled)
OE_T2
3
1
Output Enable for STTL_3 CLK
( 0=High Z, 1=Enabled)
OE_F
4
1
Output Enable for STTL_3 FUNC
( 0=High Z, 1=Enabled)
Ck2_Inv
5
0
Select non-delayed CLK (1) or DPA delayed CLK/2 (0) on CLKx pins
Out_Scl
6-7
0
SSTL DPACLK (Pin 17) Scaler (0 = ÷1, 1 = ÷2, 2 = ÷4, 3 = ÷8)
7h
Osc_Div
R / W
Osc_Div 0-6
0-6
0
Osc Divider modulus
In-Sel
7
1
RESERVED
8h
Reset
Write
DPA
0-3
x
Writing xA hex resets DPA and loads working register 5
PLL
4-7
x
Writing 5x hex resets PLL and loads working registers 1-3
10h
Chip Ver
Read
Chip Ver
0-7
18
Chip Version 17 hex
11h
Chip Rev
Read
Chip Rev
0-7
01
Chip Revision C2 hex
12h
Rd_Reg
Read
DPA_Lock
0
N/A
DPA Lock Status
(0=Unlocked, 1=Locked)
PLL_Lock
1
N/A
PLL Lock Status
(0=Unlocked, 1=Locked)
Reserved
2-7
0
Reserved
* Identifies double-buffered registers. Working registers are loaded during software PLL reset.
** Identifies double-buffered register. Working registers are loaded during software DPA reset.
相关PDF资料
PDF描述
ICS1526GILF IC VIDEO CLK SYNTHESIZER 16TSSOP
ICS1562BM-201T IC VIDEO CLK SYNTHESIZER 16-SOIC
ICS1574BMT IC CLOCK GEN PROGR LASER 16-SOIC
ICS180M-01LF IC CLOCK GEN LOW EMI 8-SOIC
ICS181M-02LF IC CLOCK GEN LOW EMI 8-SOIC
相关代理商/技术参数
参数描述
ICS1524AMT 功能描述:IC CLK GEN SSTL_3/PECL 24-SOIC RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 产品变化通告:Product Discontinuation 04/May/2011 标准包装:96 系列:- 类型:时钟倍频器,零延迟缓冲器 PLL:带旁路 输入:LVTTL 输出:LVTTL 电路数:1 比率 - 输入:输出:1:8 差分 - 输入:输出:无/无 频率 - 最大:133.3MHz 除法器/乘法器:是/无 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:管件 其它名称:23S08-5HPGG
ICS1524M 制造商:ICS 制造商全称:ICS 功能描述:Dual Output Phase Controlled SSTL-3/PECL Clock Generator
ICS1524MT 制造商:ICS 制造商全称:ICS 功能描述:Dual Output Phase Controlled SSTL-3/PECL Clock Generator
ICS1526 制造商:ICS 制造商全称:ICS 功能描述:Video Clock Synthesizer
ICS1526G 功能描述:IC VIDEO CLK SYNTHESIZER 16TSSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 产品变化通告:Product Discontinuation 04/May/2011 标准包装:96 系列:- 类型:时钟倍频器,零延迟缓冲器 PLL:带旁路 输入:LVTTL 输出:LVTTL 电路数:1 比率 - 输入:输出:1:8 差分 - 输入:输出:无/无 频率 - 最大:133.3MHz 除法器/乘法器:是/无 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:管件 其它名称:23S08-5HPGG