参数资料
型号: ICS932S208DG
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 时钟产生/分配
英文描述: 400 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
封装: 6.10 MM, 0.50 MM PITCH, GREEN, MO-153, TSSOP
文件页数: 10/22页
文件大小: 231K
代理商: ICS932S208DG
18
Integrated
Circuit
Systems, Inc.
ICS932S208
0743D—07/07/04
To minimize power consumption, CPU[2:0] clock outputs are individually configurable through SMBus to be driven or
tristated during PwrDwn# and CPU_Stop# mode and the SRC clock is configurable to be driven or tristated during
PCI_Stop# and PwrDwn# mode. Each differential clock (SRC, CPU[2:0]) output can be disabled by setting the
corresponding output's register OE bit to "0" (disable). Disabled outputs are to be tristated regardless of "CPU_Stop",
"SRC_Stop" and "PwrDwn" register bit settings.
l
a
n
g
i
S#
D
P
n
i
Pn
i
P
#
p
o
t
S
_
U
P
C
p
o
t
S
_
U
P
C
t
i
B
e
t
a
t
s
i
r
T
n
w
d
r
w
P
t
i
B
e
t
a
t
s
i
r
T
e
l
b
a
p
o
t
S
-
n
o
N
s
t
u
p
t
u
O
e
l
b
a
p
o
t
S
s
t
u
p
t
u
O
}
0
:
2
[
U
P
C1
1
X
g
n
i
n
u
Rg
n
i
n
u
R
}
0
:
2
[
U
P
C1
0
Xg
n
i
n
u
R6
x
f
e
r
I
@
n
e
v
i
r
D
}
0
:
2
[
U
P
C1
0
1
X
g
n
i
n
u
Re
t
a
t
s
i
r
T
}
0
:
2
[
U
P
C0
X
0
2
x
f
e
r
I
@
n
e
v
i
r
D2
x
f
e
r
I
@
n
e
v
i
r
D
}
0
:
2
[
U
P
C0
X
1
e
t
a
t
s
i
r
Te
t
a
t
s
i
r
T
Notes:
1. Each output has four corresponding control register bits, OE, PwrDwn, CPU_Stop and "Free Running"
2. Iref x 6 and Iref x 2 is the output current in the corresponding mode
3. See Control Registers section for bit address
l
a
n
g
i
S#
D
P
n
i
Pn
i
P
#
p
o
t
S
_
I
C
P
p
o
t
S
_
I
C
P
t
i
B
e
t
a
t
s
i
r
T
n
w
d
r
w
P
t
i
B
e
t
a
t
s
i
r
T
e
l
b
a
p
o
t
S
-
n
o
N
t
u
p
t
u
O
e
l
b
a
p
o
t
S
t
u
p
t
u
O
C
R
S1
1
X
g
n
i
n
u
Rg
n
i
n
u
R
C
R
S1
0
Xg
n
i
n
u
R6
x
f
e
r
I
@
n
e
v
i
r
D
C
R
S1
0
1
X
g
n
i
n
u
Re
t
a
t
s
i
r
T
C
R
S0
X
0
2
x
f
e
r
I
@
n
e
v
i
r
D2
x
f
e
r
I
@
n
e
v
i
r
D
C
R
S0
X
1
e
t
a
t
s
i
r
Te
t
a
t
s
i
r
T
Notes:
1. SRC output has four corresponding control register bits, OE, PwrDwn, SRC_Stop and "Free Running"
2. Iref x 6 and Iref x 2 is the output current in the corresponding mode
3. See Control Registers section for bit address
Differential Clock Tristate
相关PDF资料
PDF描述
IDT79R3041-20JG 32-BIT, 20 MHz, RISC PROCESSOR, PQCC84
ICS950902DFLFT 200.4 MHz, PROC SPECIFIC CLOCK GENERATOR, PDSO56
ICS843207CY-350 375 MHz, OTHER CLOCK GENERATOR, PQFP48
JT00RT-18-32PA(023) 32 CONTACT(S), ALUMINUM ALLOY, MALE, MIL SERIES CONNECTOR, CRIMP, RECEPTACLE
JT00RT-18-32PB(023) 32 CONTACT(S), ALUMINUM ALLOY, MALE, MIL SERIES CONNECTOR, CRIMP, RECEPTACLE
相关代理商/技术参数
参数描述
ICS932S208DGLF 功能描述:IC TIMING HUB CTRL PROGR 56TSSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:TCH™ 标准包装:1 系列:- 类型:时钟/频率发生器,多路复用器 PLL:是 主要目的:存储器,RDRAM 输入:晶体 输出:LVCMOS 电路数:1 比率 - 输入:输出:1:2 差分 - 输入:输出:无/是 频率 - 最大:400MHz 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:Digi-Reel® 其它名称:296-6719-6
ICS932S208DGLFT 功能描述:IC TIMING HUB CTRL PROGR 56TSSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:TCH™ 标准包装:28 系列:- 类型:时钟/频率发生器 PLL:是 主要目的:Intel CPU 服务器 输入:时钟 输出:LVCMOS 电路数:1 比率 - 输入:输出:3:22 差分 - 输入:输出:无/是 频率 - 最大:400MHz 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 85°C 安装类型:表面贴装 封装/外壳:64-TFSOP (0.240",6.10mm 宽) 供应商设备封装:64-TSSOP 包装:管件
ICS932S208DGT 功能描述:IC TIMING HUB CTRL PROGR 56TSSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:TCH™ 标准包装:28 系列:- 类型:时钟/频率发生器 PLL:是 主要目的:Intel CPU 服务器 输入:时钟 输出:LVCMOS 电路数:1 比率 - 输入:输出:3:22 差分 - 输入:输出:无/是 频率 - 最大:400MHz 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 85°C 安装类型:表面贴装 封装/外壳:64-TFSOP (0.240",6.10mm 宽) 供应商设备封装:64-TSSOP 包装:管件
ICS932S208YFLF-T 制造商:ICS 制造商全称:ICS 功能描述:Programmable Timing Control Hub⑩ for Next Gen P4⑩ processor
ICS932S208YGLF-T 制造商:ICS 制造商全称:ICS 功能描述:Programmable Timing Control Hub⑩ for Next Gen P4⑩ processor