参数资料
型号: IDT82V3001APV
厂商: INTEGRATED DEVICE TECHNOLOGY INC
元件分类: 通信及网络
英文描述: WAN PLL WITH SINGLE REFERENCE INPUT
中文描述: SPECIALTY TELECOM CIRCUIT, PDSO56
封装: SSOP-56
文件页数: 7/27页
文件大小: 345K
代理商: IDT82V3001APV
7
IDT82V3001A WAN PLL WITH SINGLE REFERENCE INPUT INDUSTRIAL TEMPERATURE RANGE
2
PIN DESCRIPTION
Table - 1 Pin Description
Name
Type
Pin
Number
Description
V
SS
Power
12, 18, 27,
38, 47
Ground.
0 V. All V
SS
pins should be connected to the ground.
V
DD
Power
13, 19, 26,
37, 48
Positive Supply Voltage.
All V
DD
pins should be connected to +3.3 V nominal.
OSCo
(CMOS) O
49
Oscillator Master Clock.
This pin is left unconnected.
OSCi
(CMOS) I
50
Oscillator Master Clock.
This pin is connected to a clock source.
Fref
I
5
Reference Input.
This is the input reference source (falling edge) used for synchronization. One of three possible frequencies (8 kHz, 1.544
MHz, or 2.048 MHz) may be used. The Fref pin is internally pulled up to V
DD
.
F_sel1
I
10
Input Frequency Select 1.
This input, in conjunction with F_sel0, determines which of three possible frequencies (8 kHz, 1.544 MHz, or 2.048 MHz )
may be input to the Reference Input.
F_sel0
I
9
Input Frequency Select 0.
See above.
MODE_sel1
I
2
Mode/Control Select 1.
This input, in conjunction with MODE_sel0, determines the operation mode of the IDT82V3001A (Normal, Holdover or
Freerun) . The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
SS
. See
Table - 2
.
MODE_sel0
I
1
Mode/Control Select 0.
See above. The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
SS
.
RST
I
4
Reset Input.
A logic low at this pin resets the IDT82V3001A. To ensure proper operation, the device must be reset after the frequency
of the input reference is changed and power-up. The
RST
pin should be held low for a minimum of 300 ns. While the
RST
pin is low, all framing and clock outputs are at logic high.
TCLR
I
3
TIE Circuit Reset.
Logic low at this input resets the TIE (Time Interval Error) control block, resulting in a realignment of output phase with
input phase. The
TCLR
pin should be held low for a minimum of 300 ns. This pin is internally pulled up to V
DD
.
TIE_en
I
56
TIE Enable.
A logic high at this pin enables the TIE control block while a logic low at this pin disables the TIE control block. The logic
level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
ss
.
FLOCK
I
45
Fast Lock Mode.
Set high to allow the DPLL to quickly lock to the input reference (less than 500 ms locking time).
LOCK
(CMOS) O
44
Lock Indicator.
This output goes high when the DPLL is frequency locked to the input reference.
HOLDOVER (CMOS) O
52
Holdover Indicator.
This output goes to a logic high whenever the DPLL goes into Holdover Mode.
NORMAL
(CMOS) O
46
Normal Indicator.
This output goes to a logic high whenever the DPLL goes into Normal Mode.
FREERUN
(CMOS) O
51
Freerun Indicator.
This output goes to a logic high whenever the DPLL goes into Freerun Mode.
C32o
(CMOS) O
25
Clock 32.768 MHz.
This output is a 32.768 MHz clock used for ST-BUS operation.
相关PDF资料
PDF描述
IDT82V3002A WAN PLL WITH DUAL REFERENCE INPUTS
IDT82V3002APV WAN PLL WITH DUAL REFERENCE INPUTS
IDT82V3010 T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PV T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
IDT82V3010PVG T1/E1/OC3 TELECOM CLOCK GENERATOR WITH DUAL REFERENCE INPUTS
相关代理商/技术参数
参数描述
IDT82V3001APVG 功能描述:IC PLL WAN W/SGL REF INP 56SSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:1 系列:- 类型:时钟/频率发生器,多路复用器 PLL:是 主要目的:存储器,RDRAM 输入:晶体 输出:LVCMOS 电路数:1 比率 - 输入:输出:1:2 差分 - 输入:输出:无/是 频率 - 最大:400MHz 电源电压:3 V ~ 3.6 V 工作温度:0°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-TSSOP(0.173",4.40mm 宽) 供应商设备封装:16-TSSOP 包装:Digi-Reel® 其它名称:296-6719-6
IDT82V3001APVG8 功能描述:IC PLL WAN W/SGL REF INP 56-SSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:1,500 系列:- 类型:时钟缓冲器/驱动器 PLL:是 主要目的:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 电源电压:3.3V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:带卷 (TR) 其它名称:93786AFT
IDT82V3002A 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:WAN PLL WITH DUAL REFERENCE INPUTS
IDT82V3002A_08 制造商:IDT 制造商全称:Integrated Device Technology 功能描述:WAN PLL WITH DUAL REFERENCE INPUTS
IDT82V3002A-01PVG 功能描述:IC PLL WAN T1/E1 56SSOP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 专用 系列:- 标准包装:1,500 系列:- 类型:时钟缓冲器/驱动器 PLL:是 主要目的:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 电源电压:3.3V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SSOP(0.209",5.30mm 宽) 供应商设备封装:28-SSOP 包装:带卷 (TR) 其它名称:93786AFT