参数资料
型号: ISL6260CCRZ
厂商: Intersil
文件页数: 19/28页
文件大小: 0K
描述: IC REG PWM MULTI-PHASE 40-QFN
标准包装: 50
应用: 转换器,Intel IMVP-6
输出数: 1
输出电压: 0.3 V ~ 1.5 V
工作温度: -10°C ~ 100°C
安装类型: 表面贴装
封装/外壳: 40-VFQFN 裸露焊盘
供应商设备封装: 40-QFN(6x6)
包装: 管件
ISL6260C
Modes of Operation Programmed by Logic Signals
The operational modes of ISL6260C are programmed by the
control signals of DPRSLPVR, DPRSTP#, and PSI#.
ISL6260C responds PSI# signal by adding or dropping
PWM2 and adjusting the overcurrent protection level
accordingly. For example, if the ISL6260C is initially used as
three phase controller, the PSI# signal will add or drop
PWM2 and leave PWM1 and PWM3 always in operation.
Meanwhile, after PWM2 is dropped, the phase shift between
the PWM1 and PWM3 is adjusted from 120° to 180° and the
overcurrent and the way-overcurrent protection level will be
adjusted to 2/3 of the initial value. If the ISL6260C is initially
used as two phase operation, it is suggested that PWM1 and
PWM2 pair, not PWM1 and PWM3 pair, should be used such
that the PSI# signal will enable or disable PWM2 with PWM1
in operation always. The overcurrent and way-overcurrent
protection level in two-to-one phase mode operation will be
adjusted as two-to-one as well.
The DCM mode operation is independent of PSI# for
ISL6260C. It responds to the DPRSLPVR and DPRSTP#.
Table 2 shows the operation modes of ISL6260C with
combinations of control logic.
When PSI# is de-asserted low, ISEN2 pin is connected to
the ISEN pins of the operational phases internally to keep
proper current balance and minimize the inductor current
overshoot and undershoot when the disabled phase is
enabled again.
TABLE 2. ISL6260C MODE OF OPERATIONS
For overload exceeding 2.5 times the OCSET level, the
PWM outputs will immediately shut off and PGOOD will go
low to maximize protection due to hard short circuit. This
protection was referred to as way-overcurrent or fast over
current, for short-circuit protections.
In addition, excessive phase unbalance due to gate driver
failure will be detected and will shut down the controller. The
phase unbalance is detected by the voltage on the ISEN pin.
If the ISEN pin voltage difference is greater than 9mV for 1ms,
the controller will latch off.
Undervoltage protection is independent of the overcurrent
limit. If the output voltage is less than the VID set value by
300mV or more, a fault will latch after 1ms in that condition.
The PWM outputs will turn off and PGOOD will go low. This
is shown in Figure 27. Note that most practical core voltage
regulators will have the overcurrent set to trip before the
-300mV undervoltage limit.
There are two levels of overvoltage protection with different
response. The first level of overvoltage protection is referred
to as PGOOD overvoltage protection. Basically, for output
voltage exceeding the set value by +200mV for 1ms, a fault
will be declared with PGOOD latched low.
All of the above faults have the same action taken: PGOOD
is latched low and the upper and lower power FETs are
turned off so that inductor current will decay through the FET
body diodes. This condition can be reset by bringing VR_ON
low or by bringing V DD below POR threshold. When these
inputs are returned to their high operating levels, a soft-start
IMVP-6+
Logic
DPRSLPVR DPRSTP# PSI#
0 1 1
0 1 0
MODE OF CPU
OPERATION MODE
N phase CCM Active
N-1 phase CCM Active
will occur.
The second level of overvoltage protection behaves
differently. If the output exceeds 1.7V, an OV fault is
immediately declared, PGOOD is latched low and the
1
0
1
N phase DCM
Deeper
low-side FETs are turned on. The low-side FETs will remain
sleep
on until the output voltage is pulled down below 0.85V at
1
0
0
N-1 phase DCM Deeper
which time all FETs are turned off. If the output again rises
sleep
above 1.7V, the process is repeated. This affords the
Other
Logic
0
0
1
1
0
0
1
1
1
0
1
0
N phase CCM
N-1 phase CCM
N phase CCM
N-1phase CCM
maximum amount of protection against a shorted high-side
FET while preventing output ringing below ground. The 1.7V
OVP can not be reset with VR_ON, but requires that V DD be
lowered to reset. The 1.7V OV detector is active at all times
when the controller is enabled including after one of the
Protection
The ISL6260C provides overcurrent, overvoltage, and
undervoltage protection. Overcurrent protection is related to
the voltage droop which is determined by the load line
requirement. After the load-line is set, the OCSET resistor can
be selected to detect overcurrent at any level of droop voltage.
For overcurrent less that 2.5x the OCSET level, the overload
condition must exist for 120μs in order to trip the OC fault
latch. This is shown in Figure 28.
19
other faults occurs. This ensures the processor is protected
against high-side FET leakage while the FETs are
commanded off.
FN9259.3
June 21, 2010
相关PDF资料
PDF描述
ISL6262AIRZ IC CORE CTRLR 2PHASE 48-QFN
ISL6262IRZ IC CORE CTRLR 2PHASE 48-QFN
ISL6263AIRZ IC PWN CTRLR SYNC BUCK 32QFN
ISL6263BHRZ IC DC/DC BUCK CTRLR 1PH 32-QFN
ISL6263CHRZ-T IC VOLT REG 1PH 5BIT VID 32-QFN
相关代理商/技术参数
参数描述
ISL6260CCRZ-T 功能描述:电流型 PWM 控制器 MULTI-PHS(3 PHS EXT DC/DC BUCK CONT RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14
ISL6260CIRZ 功能描述:电流型 PWM 控制器 MULTI-PHS(3 PHS EXT DC/DC BUCK CONT RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14
ISL6260CIRZ-T 功能描述:电流型 PWM 控制器 MULTI-PHS(3 PHS EXT DC/DC BUCK CONT RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14
ISL6260CRZ 功能描述:直流/直流开关调节器 MULTI-PHS3 PHS EXT DC/DC BUCK CNTRLR RoHS:否 制造商:International Rectifier 最大输入电压:21 V 开关频率:1.5 MHz 输出电压:0.5 V to 0.86 V 输出电流:4 A 输出端数量: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:PQFN 4 x 5
ISL6260CRZR5242 制造商:Intersil Corporation 功能描述:53289C01 MASK ONLY WITH DOT ON BRAND - Rail/Tube