参数资料
型号: ISL6425ER-T
厂商: Intersil
文件页数: 8/12页
文件大小: 0K
描述: IC REG DUAL LNBP TTL-INP 32-QFN
标准包装: 6,000
应用: 转换器,卫星信号接收机顶盒设计
输入电压: 8 V ~ 14 V
输出数: 2
输出电压: 13 V ~ 18 V
工作温度: -20°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 32-VFQFN 裸露焊盘
供应商设备封装: 32-QFN(5x5)
包装: 带卷 (TR)
ISL6425
Output Timing
The programmed output voltage rise and fall times can be
independent 13V/18V output voltage selection. When using
this pin, the I 2 C bits should be initialized to 13V status.
set by an external capacitor. The output rise and fall times
will be approximately 3400 times the TCAP value. For the
recommended range of 0.47 μ F to 2.2 μ F, the rise and fall
time would be 1.6ms to 7.6ms. Using a 0.47 μ F capacitor
insures the PWM stays below its overcurrent threshold when
charging a 120 μ F VSW filter cap during the worst case 13V
I 2 C BITS
13V
13V
TABLE 1.
SEL18V
Low
High
O/P VOLTAGE
13V
18V
to 19V transition. A typical value of 1.0 μ F is recommended.
This feature affects the programmed voltage rise and fall
times.
Current Limiting (Only one ISEL option needed)
The current limiting block can operate either statically
(simple current clamp) or dynamically. The lower threshold is
between 425mA and 550mA (ISEL = L), while the higher
threshold is between 775mA and 950mA (ISEL = H). When
the DCL (Dynamic Current Limiting) bit is set to LOW, the
overcurrent protection circuit works dynamically. That is, as
soon as an overload is detected, the output is shutdown for a
time t OFF , typically 900ms. Simultaneously the overload flag
(OLF) bit of the system register is set to HIGH. After this time
has elapsed, the output is resumed for a time Ton = 20ms.
During Ton, the device output will be current limited to
between 575mA and 950mA. At the end of Ton, if the
overload is still detected, the protection circuit will cycle
again through Toff and Ton. At the end of a full Ton during
which no overload is detected, normal operation is resumed
and the OLF bit is reset to LOW. Typical Ton+Toff time is
920ms as determined by an internal timer. This dynamic
operation can greatly reduce the power dissipation in a short
circuit condition, still ensuring excellent power-on start-up in
most conditions.
However, there could be some cases in which a highly
capacitive load on the output may cause a difficult start-up,
when the dynamic protection is chosen. This can be solved
by initiating a power start-up in static mode (DCL = HIGH)
I 2 C Bus Interface for ISL6425
(Refer to Philips I 2 C Specification, Rev. 2.1)
Data transmission from main microprocessor to the ISL6425
and vice versa takes place through the 2 wire I 2 C bus
interfaces, consisting of the two lines SDA and SCL. Both
SDA and SCL are bidirectional lines, connected to a positive
supply voltage via a pull up resistor. (Pull up resistors to
positive supply voltage must be externally connected). When
the bus is free, both lines are HIGH. The output stage of
ISL6425 will have an open drain/open collector in order to
perform the wired-AND function. Data on the I 2 C bus can be
transferred up to 100kbits/s in the standard-mode or up to
400kbits/s in the fast-mode. The level of logic “0” and logic
“1” is dependent of associated value of Vdd as per electrical
specification table. One clock pulse is generated for each
data bit transferred.
Data Validity
The data on the SDA line must be stable during the HIGH
period of the clock. The HIGH or LOW state of the data line
can only change when the clock signal on the SCL line is
LOW. (Refer to Figure 1.)
SDA
SCL
and then switching to the dynamic mode (DCL = LOW) after
DATA LINE
CHANGE
a chosen amount of time. When in static mode, the OLF bit
goes HIGH when the current limit threshold at the CS pin
reaches 0.45V typ and returns LOW when the overload
condition is cleared. The OLF bit will be LOW at the end of
initial power-on soft-start.
Thermal Resistance
This IC is protected against overheating. When the junction
temperature exceeds 150°C (typical), the step-up converter
and the linear regulator are shut off and the overtemp flag
(OTF) bit of the SR is set HIGH. Normal operation is
resumed and the OTF bit is reset LOW, when the junction is
cooled down to 130°C (typical).
External Output Voltage Selection
The output voltage can be selected by the I 2 C bus.
Additionally, the QFN package offers a pin (SEL18V) for
8
STABLE OF DATA
DATA VALID ALLOWED
FIGURE 1. DATA VALIDITY
START and STOP Conditions
As shown in the Figure 2, START condition is a HIGH to
LOW transition of the SDA line, while SCL is HIGH. The
STOP condition is a LOW to HIGH transition on the SDA
line, while SCL is HIGH. A STOP condition must be sent
before each START condition.
FN9176.1
February 8, 2005
相关PDF资料
PDF描述
ISL6431CB-T IC REG CTRLR BUCK PWM VM 8-SOIC
ISL6439CB IC REG CTRLR BUCK PWM VM 14-SOIC
ISL6440IA-TK IC REG CTRLR BUCK PWM CM 24-QSOP
ISL6441IR-TK IC CTRLR PWM DUAL 1.4MHZ 28-QFN
ISL6443AIVZ IC CTRLR SGL/STP DWN PWM 28TSSOP
相关代理商/技术参数
参数描述
ISL6425ERZ 功能描述:电流型 PWM 控制器 SINGLE LNBP SUPPLY CONTROL VG W/TTL INP RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14
ISL6425ERZ-T 功能描述:电流型 PWM 控制器 SINGLE LNBP SUPPLY CONTROL VG W/TTL INP RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14
ISL6425EVAL2 功能描述:EVAL BOARD 2 FOR ISL6425 RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:* 标准包装:75 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:1MHz 占空比:81% 电源电压:4.3 V ~ 13.5 V 降压:是 升压:是 回扫:是 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:0°C ~ 70°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:管件 产品目录页面:1051 (CN2011-ZH PDF) 其它名称:296-2543-5
ISL6426CB 制造商:Rochester Electronics LLC 功能描述:- Bulk
ISL6426CR 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Intersil Corporation 功能描述: