参数资料
型号: ISL6537CRZR5160
厂商: Intersil
文件页数: 12/15页
文件大小: 0K
描述: IC REG/CTRLR ACPI DUAL DDR 28QFN
标准包装: 50
应用: 存储器,DDR/DDR2 稳压器
电流 - 电源: 7mA
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 28-VQFN 裸露焊盘
供应商设备封装: 28-QFN(6x6)
包装: 管件
ISL6537
OSC
DRIVER
V IN
Compensation Break Frequency Equations
-
F Z1 = ------------------------------------
F P1 = ---------------------------------------------------------
2 π x R 2 x ? ?
? C 1 x C 2 ?
Δ V OSC
PWM
COMPARATOR
+
DRIVER
L O
PHASE
C O
V DDQ
1
2 π x R 2 x C 1
1
----------------------
? C 1 + C 2 ?
F Z2 = -------------------------------------------------------
F P2 = ------------------------------------
Z FB
ESR
(PARASITIC)
1
2 π x ( R 1 + R 3 ) x C 3
1
2 π x R 3 x C 3
(EQ. 5)
V E/A
Figure 4 shows an asymptotic plot of the DC/DC converter ’s
-
+
ERROR
AMP
Z IN
REFERENCE
gain vs. frequency. The actual Modulator Gain has a high
gain peak due to the high Q factor of the output filter and is
not shown in Figure 4. Using the above guidelines should
DETAILED COMPENSATION COMPONENTS
give a Compensation Gain similar to the curve plotted. The
open loop error amplifier gain bounds the compensation
C 2
C 1
R 2
Z FB
C 3
Z IN
R 3
V DDQ
gain. Check the compensation gain at F P2 with the
capabilities of the error amplifier. The Closed Loop Gain is
constructed on the graph of Figure 4 by adding the
Modulator Gain (in dB) to the Compensation Gain (in dB).
V DDQ = 0.8 × ? 1 + ------ 1 - ?
COMP
-
+
ISL6537
REFERENCE
? R ?
? R 4 ?
FB
R 4
R 1
This is equivalent to multiplying the modulator transfer
function to the compensation transfer function and plotting
the gain.
The compensation gain uses external impedance networks
Z FB and Z IN to provide a stable, high bandwidth (BW) overall
loop. A stable control loop has a gain crossing with
-20dB/decade slope and a phase margin greater than 45
degrees. Include worst case component variations when
determining phase margin.
FIGURE 3. VOLTAGE-MODE BUCK CONVERTER
COMPENSATION DESIGN AND OUTPUT
VOLTAGE SELECTION
100
F Z1 F Z2
F P1
F P2
80
Modulator Break Frequency Equations
60
OPEN LOOP
ERROR AMP GAIN
F LC = -------------------------------------------
F ESR = -------------------------------------------- (EQ. 4)
1
2 π x LO x CO
1
2 π x ESR x C O
40
20
20LOG
(R 2 /R 1 )
20LOG
The compensation network consists of the error amplifier
0
(V IN / Δ V OSC )
(internal to the ISL6537) and the impedance networks Z IN
and Z FB . The goal of the compensation network is to provide
a closed loop transfer function with the highest 0dB crossing
frequency (f 0dB ) and adequate phase margin. Phase margin
is the difference between the closed loop phase at f 0dB and
-20
-40
-60
10
MODULATOR
GAIN
100
1K
F LC
10K
F ESR
100K
1M
COMPENSATION
GAIN
CLOSED LOOP
GAIN
10M
180 degrees. The equations below relate the compensation
network’s poles, zeros and gain to the components (R 1 , R 2 ,
R 3 , C 1 , C 2 , and C 3 ) in Figure 5. Use these guidelines for
locating the poles and zeros of the compensation network:
1. Pick Gain (R 2 /R 1 ) for desired converter bandwidth.
2. Place 1 ST Zero Below Filter’s Double Pole (~75% F LC ).
3. Place 2 ND Zero at Filter ’s Double Pole.
4. Place 1 ST Pole at the ESR Zero.
5. Place 2 ND Pole at Half the Switching Frequency.
6. Check Gain against Error Amplifier ’s Open-Loop Gain.
7. Estimate Phase Margin - Repeat if Necessary.
12
FREQUENCY (Hz)
FIGURE 4. ASYMPTOTIC BODE PLOT OF CONVERTER GAIN
Output Voltage Selection
The output voltage of the all the external voltage regulators
converter can be programmed to any level between their
individual input voltage and the internal reference, 0.8V. An
external resistor divider is used to scale the output voltage
relative to the reference voltage and feed it back to the
inverting input of the error amplifier, refer to the Typical
Application on page 3.
FN9142.6
July 18, 2007
相关PDF资料
PDF描述
ISL6539IA-T IC CTRLR DDR DRAM, SDRAM 28QSOP
ISL6540AIRZA-T IC REG CTRLR BUCK PWM VM 28-QFN
ISL65426HRZ IC REG BUCK SYNC ADJ 6A DL 50QFN
ISL6545IBZ-T IC REG CTRLR BUCK PWM VM 8-SOIC
ISL6548ACRZA-T IC REG/CTLR ACPI DUAL DDR 28QFN
相关代理商/技术参数
参数描述
ISL6537CRZ-T 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6537CRZ-TR5160 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6539CA 功能描述:IC CTRLR DDR DRAM, SDRAM 28QSOP RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - 专用型 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,000 系列:- 应用:电源,ICERA E400,E450 输入电压:4.1 V ~ 5.5 V 输出数:10 输出电压:可编程 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:42-WFBGA,WLCSP 供应商设备封装:42-WLP 包装:带卷 (TR)
ISL6539CA-T 功能描述:IC CTRLR DDR DRAM, SDRAM 28QSOP RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - 专用型 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,000 系列:- 应用:电源,ICERA E400,E450 输入电压:4.1 V ~ 5.5 V 输出数:10 输出电压:可编程 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:42-WFBGA,WLCSP 供应商设备封装:42-WLP 包装:带卷 (TR)
ISL6539CAZ 功能描述:电流型 PWM 控制器 VER OF ISL6539CA RoHS:否 制造商:Texas Instruments 开关频率:27 KHz 上升时间: 下降时间: 工作电源电压:6 V to 15 V 工作电源电流:1.5 mA 输出端数量:1 最大工作温度:+ 105 C 安装风格:SMD/SMT 封装 / 箱体:TSSOP-14