参数资料
型号: ISL6559EVAL2
厂商: Intersil
文件页数: 3/12页
文件大小: 0K
描述: EVALUATION BOARD 2 ISL6559
标准包装: 1
主要目的: 特殊用途 DC/DC,VRM 电源
输出及类型: 1,非隔离
功率 - 输出: 67.6W
输出电压: 1.3V
电流 - 输出: 52A
输入电压: 5V,12V
稳压器拓扑结构: 降压
频率 - 开关: 250kHz
板类型: 完全填充
已供物品:
已用 IC / 零件: HIP6601,ISL6559
Application Note 1137
UV
SS INTERVAL
VCORE, 500mV/DIV
ICORE, 20A/DIV
The leading edge transient response of the ISL6559EVAL2
to the aforementioned maximum load conditions is shown in
Figure 3. A bench-top electronic load draws 32A
continuously from the converter, while the on-board load
generator provides a 20A load step. The core voltage
immediately drops to a minimum of 1.265V in response to
0V
the 20A step. The effective ESR of the aluminum electrolytic
output capacitors contributes to over 80% of the drop as the
0A
0A
ICC12, 5A/DIV
output capacitors begin to support the core voltage. The
controller detects the new load level by the drop in output
voltage and responds by pushing the PWM signals wider.
Note the difference in pulse widths just before and as the
transient slews up to 52A. The inductor currents rapidly
0V
0V
1ms/DIV
EN, 2V/DIV
PGOOD, 5V/DIV
increase to meet this new demand, supplying an increasing
portion of the load. While the inductor currents are slewing,
the bulk output capacitors are supplying the load. The
inductors assume a majority of the load current in about 6 μ s,
FIGURE 2. SOFT-START INTERVAL WAVEFORMS
quickly rises above the ISL6559 enable threshold, triggering
a soft-start interval. The switching frequency of the converter
is 250kHz, therefore the soft-start interval (SS Interval) is
approximately 8.3ms. VCORE does not move initially due to
the manner in which soft-start is implemented within the
controller. After a short delay, VCORE begins to ramp
thereby reducing the bulk capacitance required to support
the transient.
VCORE, 50mV/DIV
1.300V
linearly towards the DAC set point. Of note, the input current,
ICC12, also ramps slowly due to the controlled rise of the
output voltage.
About 4.3ms into the soft-start interval, VCORE passes
through the under-voltage threshold, UV. The under-voltage
threshold is defined as the DAC setting minus 350mV. Once
this threshold is surpassed, the internal pull down on the
PGOOD pin is released and the PGOOD LED indicator
changes to green.
Transient Response
The AMD Hammer desktop specification requires the VRD
to support loading at the processor pins from 0 to 52 amps
with a maximum load step of 20A. The transient slew rate is
defined as 30A/ μ s for this design. During a transient, the
core voltage is required to remain within the static window of
±50mV around the DAC setting. The on-board load
generator and a bench-top electronic load simulate these
conditions.
52A
32A
20A
10A
0V
0V
0V
PWM1, 10V/DIV
PWM2, 10V/DIV
PWM3, 10V/DIV
LOAD CURRENT, 10A/DIV
I L1 , 10A/DIV
I L2 , 10A/DIV
I L3 , 10A/DIV
5 μ s/DIV
The OFS pin allows the user to positively offset the DAC
reference voltage by placing a correctly sized resistor, R7,
from this pin to ground. For this design, the resistor value is
3.24k ? , which equates to a positive offset of approximately
20mV at no-load. Load-line regulation is supported by the
ISL6559. The average current of the three active channels
flows out of pin IDROOP. When this pin is connected to the
FB pin, this average current creates a voltage drop across
R4 (R FB in the data sheet). This voltage drop is proportional
to the output current of the converter, and effectively creates
an output voltage droop with a steady-state value of
approximately 40mV, for this design.
3
FIGURE 3. RISING EDGE TRANSIENT RESPONSE
The steady-state phase-to-phase current matching is also
displayed in Figure 3. A major contributor to good phase-to-
phase current matching is layout. Each channel has a nearly
identical component layout with tight placement of the critical
components.
The electronic load is removed and the on-board load
generator alone applies a 20A step. Figure 4 shows the core
voltage, load current, channel inductor currents, and PWM
signals changing in response to the trailing edge of the
相关PDF资料
PDF描述
ISL6562EVAL1 EVALUATION BOARD ISL6562
ISL6594BCRZ-T IC MOSFET DVR SYNC BUCK 10-DFN
ISL6594DCRZ IC MOSFET DRVR SYNC BUCK 10-DFN
ISL6596IBZ IC MOSFET DRVR SYNC BUCK 8-SOIC
ISL6597CRZ IC MOSFET DRVR DUAL SYNC 16-QFN
相关代理商/技术参数
参数描述
ISL6560 WAF 制造商:Intersil Corporation 功能描述:
ISL6560C WAF 制造商:Intersil Corporation 功能描述:
ISL6560CB 功能描述:IC REG CTRLR BUCK PWM CM 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6560CB-T 功能描述:IC REG CTRLR BUCK PWM CM 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6560CBZ 功能描述:IC REG CTRLR BUCK PWM CM 16-SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)