参数资料
型号: MCIMX255AJM4A
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: 32-BIT, 400 MHz, MICROPROCESSOR, PBGA400
封装: 17 X 17 MM, 0.80 MM PITCH, ROHS COMPLIANT, PLASTIC, MAPBGA-400
文件页数: 134/140页
文件大小: 1416K
代理商: MCIMX255AJM4A
i.MX25 Applications Processor for Automotive Products, Rev. 8
Freescale Semiconductor
93
1 A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the
falling edge of I2CLK.
2 The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal
3 A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement of Set-up time (ID No IC7)
of 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the I2CLK signal.
If such a device does stretch the LOW period of the I2CLK signal, it must output the next data bit to the I2DAT line
max_rise_time(ID No IC9) + data_setup_time(ID No IC7) = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus
specification) before the I2CLK line is released.
4 C
b = total capacitance of one bus line in pF.
Table 70. I2C Module Timing Parameters: 1.8 V +/– 0.10 V
ID
Parameter
Standard Mode
Unit
Min.
Max.
IC1
I2CLK cycle time
10
-
μs
IC2
Hold time (repeated) START condition
4.0
-
μs
IC3
Set-up time for STOP condition
4.0
-
μs
IC4
Data hold time
01
1 A device must internally provide a hold time of at least 300 ns for I2DAT signal in order to bridge the undefined region of the
falling edge of I2CLK.
3.452
2 The maximum hold time has only to be met if the device does not stretch the LOW period (ID no IC5) of the I2CLK signal
μs
IC5
HIGH Period of I2CLK Clock
4.0
-
μs
IC6
LOW Period of the I2CLK Clock
4.7
-
μs
IC7
Set-up time for a repeated START condition
4.7
-
μs
IC8
Data set-up time
250
-
ns
IC9
Bus free time between a STOP and START condition
4.7
-
μs
IC10
Rise time of both I2DAT and I2CLK signals
-
1000
ns
IC11
Fall time of both I2DAT and I2CLK signals
-
300
ns
IC12
Capacitive load for each bus line (Cb)-
400
pF
相关PDF资料
PDF描述
MF280C31-12R 8-BIT, 12 MHz, MICROCONTROLLER, PQFP44
MF280C31-36R 8-BIT, 36 MHz, MICROCONTROLLER, PQFP44
MD80C32E-12SB 8-BIT, 12 MHz, MICROCONTROLLER, CDIP40
MD80C52CXXX-12SC 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CDIP40
MC80C52TXXX-12P883D 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CDIP40
相关代理商/技术参数
参数描述
MCIMX255AJM4AR2 功能描述:处理器 - 专门应用 IMX25 1.2 AUTO RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX255AVM4 功能描述:处理器 - 专门应用 SENNA IMX25 1.1 AUTO RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX257CJM4 功能描述:处理器 - 专门应用 IMX25 INDUSTRIAL RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX257CJM4A 功能描述:处理器 - 专门应用 IMX25 1.2 INDUST RoHS:否 制造商:Freescale Semiconductor 类型:Multimedia Applications 核心:ARM Cortex A9 处理器系列:i.MX6 数据总线宽度:32 bit 最大时钟频率:1 GHz 指令/数据缓存: 数据 RAM 大小:128 KB 数据 ROM 大小: 工作电源电压: 最大工作温度:+ 95 C 安装风格:SMD/SMT 封装 / 箱体:MAPBGA-432
MCIMX257CJM4A 制造商:Freescale Semiconductor 功能描述:IC