参数资料
型号: MPC5123VY400B
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: RISC PROCESSOR, PBGA516
封装: 27 X 27 MM, ROHS COMPLIANT, PLASTIC, TFBGA-516
文件页数: 61/86页
文件大小: 1266K
代理商: MPC5123VY400B
MPC5121E/MPC5123 Data Sheet, Rev. 1
Electrical and Thermal Characteristics
Freescale Semiconductor
64
3.3.16
SPDIF
The Sony/Philips Digital Interface (SPDIF) timing is totally asynchronous, therefore there is no need for relationship with the
clock.
3.3.17
CAN
The CAN functions are available as TX pins at normal IO pads and as RX pins at the VBAT_RTC domain. There is no filter for
the WakeUp dominant pulse. Any High-to-Low edge can cause WakeUp, if configured.
3.3.18
I2C
This section specifies the timing parameters of the Inter-Integrated Circuit (I2C) interface. Refere to the I2C-Bus Specification.
Table 39. I2C Input Timing Specifications – SCL and SDA
Sym
Description
Min
Max
Units
SpecID
1
Start condition hold time
2
IP-Bus Cycle1
1 Inter Peripheral Clock is defined in the MPC5121e/MPC5123 Reference Manual.
A18.1
2
Clock low time
8
IP-Bus Cycle1
A18.2
4
Data hold time
0.0
ns
A18.3
6
Clock high time
4
IP-Bus Cycle1
A18.4
7
Data setup time
0.0
ns
A18.5
8
Start condition setup time (for repeated start condition
only)
2
IP-Bus Cycle1
A18.6
9
Stop condition setup time
2
IP-Bus Cycle1
A18.7
Table 40. I2C Output Timing Specifications – SCL and SDA
Sym
Description
Min
Max
Units
SpecID
11
1 Programming IFDR with the maximum frequency results in the minimum output timings listed. The I2C interface is
designed to scale the data transition time, moving it to the middle of the SCL low period. The actual position is
affected by the prescale and division values programmed in IFDR.
Start condition hold time
6
IP-Bus Cycle2
2 Because SCL and SDA are open-drain-type outputs, which the processor can only actively drive low, the time SCL
or SDA takes to reach a high level depends on external signal capacitance and pull-up resistor values
A18.8
21
Clock low time
10
IP-Bus Cycle2
A18.9
33
SCL/SDA rise time
7.9
ns
A18.10
Data hold time
7
IP-Bus Cycle2
A18.11
SCL/SDA fall time
7.9
ns
A18.12
Clock high time
10
IP-Bus Cycle2
A18.13
Data setup time
2
IP-Bus Cycle2
A18.14
Start condition setup time (for repeated start condition
only)
20
IP-Bus Cycle2
A18.15
Stop condition setup time
10
IP-Bus Cycle2
A18.16
Preliminary
相关PDF资料
PDF描述
MPC5123VY400BR RISC PROCESSOR, PBGA516
MPC5125YVN200 32-BIT, FLASH, 200 MHz, MICROCONTROLLER, PBGA324
MPC5125YVN400 32-BIT, FLASH, 400 MHz, MICROCONTROLLER, PBGA324
MPC5200CVR400B 400 MHz, MICROPROCESSOR, PBGA272
MPC5533MVZ80 FLASH, 80 MHz, MICROCONTROLLER, PBGA324
相关代理商/技术参数
参数描述
MPC5123VY400BR 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:e300 Power Architecture processor core
MPC5123YVY300B 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Advance Information
MPC5123YVY300BR 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Advance Information
MPC5123YVY400B 功能描述:微处理器 - MPU TELEMATICS PROCESSOR RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC5123YVY400BR 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:e300 Power Architecture processor core