参数资料
型号: MPC9990FAR2
厂商: MOTOROLA INC
元件分类: 时钟及定时
英文描述: PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP48
封装: PLASTIC, LQFP-48
文件页数: 1/10页
文件大小: 203K
代理商: MPC9990FAR2
MOTOROLA
SEMICONDUCTOR TECHNICAL DATA
Order Number: MPC9990/D
Rev 5, 03/2002
MOTOROLA ADVANCED CLOCK DRIVERS DEVICE DATA
287
Product Preview
Low Voltage PLL Clock
Driver
The MPC9990 is a low voltage PLL clock driver designed for high speed
clock generation and distribution in high performance computer, workstation
and server applications. The clock driver accepts a LVPECL compatible
clock signal and provides 10 low skew, differential HSTL1 compatible out-
puts, one HSTL compatible output for system synchronization purposes and
one HSTL compatible PLL feedback output. The device operates from a
dual voltage supply: 3.3 V for the core logic and 1.8 V for the HSTL outputs.
The fully integrated PLL supports an input frequency range of 75 to 287.5
MHz. The output frequencies are configurable.
Supports high performance HSTL clock distribution systems
Compatible to IA64 processor systems
Fully Integrated PLL, differential design
Core logic operates from 3.3 V power supply
HSTL outputs operate from a 1.8 V supply
Programmable frequency by output bank
10 HSTL compatible outputs (two banks)
HSTL compatible PLL feedback output
HSTL compatible sychronization output (QSYNC)
Max. skew of 80 ps within output bank
Zero–delay capability: max. SPO (tpd) window of 150 ps
LVPECL compatible clock input, LVCMOS compatible control inputs
Temperature range of 0 to +70°C
The MPC9990 provides output clock frequencies required for high–performance computer system optimization. The device
drives up to 10 differential clock loads within the frequency range of 75 to 287.5 MHz. The 10 outputs are organized in 2 banks of
3 and 7 differential outputs. In the standard configuration the QFB output pair is connected to the FB input pair closing the PLL
loop and enabling zero delay operation from the CLK input to the outputs. Bank B outputs are frequency and phase aligned to the
CLK input, providing exact copies of the high–speed input signal. Bank A outputs are configured to operate at slower speeds
driving the system bus devices. The output frequency ratio of bank A to bank B is adjustable (for available ratios, see “MPC9990
Application: CPU to System Bus Frequency Ratios” on page 288) for system optimization. In a computer application, bank B
outputs generate the clock signals for the devices operating at the CPU frequency, while Bank A outputs are configured to drive
the clock signals for the devices running at lower speeds (system clock). Four individual frequency ratios are available, providing
a high degree of flexibility. The frequency ratios between CPU clock and system clock provided by the MPC9990 are listed in the
table “Output configuration” on page 290.
The QSYNC output functionality is designed for system synchronization purpose. QSYNC is asserted at coincident rising
edges of CPU (bank B and QFB signal) and slower system clock (bank A) outputs (see “QSYNC Phase Relation Diagram” on
page 290), providing baseline timing in systems with fractional clocks. The QSYNC output is asserted for one QFB high pulse,
centered on the rising QFB output.
Figure 1. MPC9990 Application Example
MPC9990
250 MHz
QFB
FB
QSYNC
QB[0:2]
CLK
QA[0:6]
250 MHz
CPU clocks
System clocks: 250, 200,
187, 125 MHz
System synchronization
1. In order to minimize output–to–output skew, HSTL outputs of the MPC9990 are generated with an open emitter architecture. For output termina-
tion, see ”HSTL Output Termination and AC Test Reference” on page 291.
This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.
2
MPC9990
LOW VOLTAGE
DIFFERENTIAL PECL–HSTL
PLL CLOCK DRIVER
FA SUFFIX
48–LEAD LQFP PACKAGE
CASE 932
相关PDF资料
PDF描述
MPC9991FAR2 PLL BASED CLOCK DRIVER, 13 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP52
MPC99J93FAR2 PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPDU281-2.0 SILICON DELAY LINE, PDIP16
MPDU282-2.0 SILICON DELAY LINE, PDIP16
MPDU482-4.5 SILICON DELAY LINE, PDIP24
相关代理商/技术参数
参数描述
MPC9992 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:3.3 DIFFRERENTIAL ECL/PECL PLL CLOCK GENERATOR
MPC9992AC 功能描述:时钟发生器及支持产品 RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
MPC9992ACR2 功能描述:时钟发生器及支持产品 RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
MPC9992FA 功能描述:锁相环 - PLL 2.5 3.3V 400MHz Clock Generator RoHS:否 制造商:Silicon Labs 类型:PLL Clock Multiplier 电路数量:1 最大输入频率:710 MHz 最小输入频率:0.002 MHz 输出频率范围:0.002 MHz to 808 MHz 电源电压-最大:3.63 V 电源电压-最小:1.71 V 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装 / 箱体:QFN-36 封装:Tray
MPC9992FAR2 制造商:Integrated Device Technology Inc 功能描述:PLL Clock Driver Single 32-Pin LQFP T/R