参数资料
型号: MSC7112VF1000
厂商: Freescale Semiconductor
文件页数: 21/56页
文件大小: 0K
描述: DSP 16BIT W/DDR CTRLR 400-MAPBGA
标准包装: 90
系列: StarCore
类型: SC1400 内核
接口: 主机接口,I²C,UART
时钟速率: 266MHz
非易失内存: 外部
芯片上RAM: 208kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.20V
工作温度: -40°C ~ 105°C
安装类型: 表面贴装
封装/外壳: 400-LFBGA
供应商设备封装: 400-MAPBGA(17x17)
包装: 托盘
MSC7112 Low-Cost 16-bit DSP with DDR Controller Data Sheet, Rev. 11
Specifications
Freescale Semiconductor
28
2.5.6
HDI16 Signals
Table 22. Host Interface (HDI16) Timing1, 2
No.
Characteristics3
Mask Set 1L44X
Mask Set 1M88B
Unit
Expression
Value
Expression
Value
40
Host Interface Clock period
THCLK
Note 1
TCORE
Note 1
ns
44a Read data strobe minimum assertion width4
HACK read minimum assertion width
3.0
× THCLK
Note 11
2.0
× TCORE + 9.0 Note 11 ns
44b Read data strobe minimum deassertion width4
HACK read minimum deassertion width
1.5
× THCLK
Note 11
1.5
× TCORE
Note 11
ns
44c Read data strobe minimum deassertion width4 after “Last Data
Register” reads5,6, or between two consecutive CVR, ICR, or ISR
reads7
HACK minimum deassertion width after “Last Data Register” reads5,6
2.5
× THCLK
Note 11
2.5
× TCORE
Note 11
ns
45
Write data strobe minimum assertion width8
HACK write minimum assertion width
1.5
× THCLK
Note 11
1.5
× TCORE
Note 11
ns
46
Write data strobe minimum deassertion width8
HACK write minimum deassertion width after ICR, CVR and Data
Register writes5
2.5
× THCLK
Note 11
2.5
× TCORE
Note 11
ns
47
Host data input minimum setup time before write data strobe
deassertion8
Host data input minimum setup time before HACK write deassertion
—3.0
—2.5
ns
48
Host data input minimum hold time after write data strobe
deassertion8
Host data input minimum hold time after HACK write deassertion
—4.0
—2.5
ns
49
Read data strobe minimum assertion to output data active from high
impedance4
HACK read minimum assertion to output data active from high
impedance
—1.0
ns
50
Read data strobe maximum assertion to output data valid4
HACK read maximum assertion to output data valid
(2.0
× THCLK) + 8.0 Note 11 (2.0 × TCORE) + 8.0 Note 11 ns
51
Read data strobe maximum deassertion to output data high
impedance4
HACK read maximum deassertion to output data high impedance
—8.0
—9.0
ns
52
Output data minimum hold time after read data strobe deassertion4
Output data minimum hold time after HACK read deassertion
1.0
1.0
ns
53
HCS[1–2] minimum assertion to read data strobe assertion4
—0.0
—0.5
ns
54
HCS[1–2] minimum assertion to write data strobe assertion8
—0.0
ns
55
HCS[1–2] maximum assertion to output data valid
(2.0
× THCLK) + 8.0 Note 11 (2.0 × TCORE) + 6.0 Note 11 ns
56
HCS[1–2] minimum hold time after data strobe deassertion9
—0.0
—0.5
ns
57
HA[0–3], HRW minimum setup time before data strobe assertion9
—5.0
ns
58
HA[0–3], HRW minimum hold time after data strobe deassertion9
—5.0
ns
61
Maximum delay from read data strobe deassertion to host request
deassertion for “Last Data Register” read4, 5, 10
(3.0
× THCLK) + 8.0 Note 11 (3.0 × TCORE) + 6.0 Note 11 ns
62
Maximum delay from write data strobe deassertion to host request
deassertion for “Last Data Register” write5,8,10
(3.0
× THCLK) + 8.0 Note 11 (3.0 × TCORE) + 6.0 Note 11 ns
63
Minimum delay from DMA HACK (OAD=0) or Read/Write data
strobe(OAD=1) deassertion to HREQ assertion.
(2.0
× THCLK) + 1.0 Note 11 (2.0 × TCORE) + 1.0 Note 11 ns
64
Maximum delay from DMA HACK (OAD=0) or Read/Write data
strobe(OAD=1) assertion to HREQ deassertion
(5.0
× THCLK) + 8.0 Note 11 (5.0 × TCORE) + 6.0 Note 11 ns
相关PDF资料
PDF描述
A6261KLYTR-T IC LED ARRAY DVR 400MA 10-MSOP
ACB56DHHT-S621 CONN EDGECARD 112POS .050 SLD
ABB56DHHT-S621 CONN EDGECARD 112PS .050 DIP SLD
EBC13DRTF-S13 CONN EDGECARD 26POS .100 EXTEND
ACB56DHHT-S578 EDGECARD 112POS .050 SLD W/POSTS
相关代理商/技术参数
参数描述
MSC7112VM1000 功能描述:DSP 16BIT W/DDR CTRLR 400-MAPBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:StarCore 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
MSC7112VM800 功能描述:IC DSP PROCESSOR 16BIT 400MAPBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:StarCore 标准包装:2 系列:StarCore 类型:SC140 内核 接口:DSI,以太网,RS-232 时钟速率:400MHz 非易失内存:外部 芯片上RAM:1.436MB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:-40°C ~ 105°C 安装类型:表面贴装 封装/外壳:431-BFBGA,FCBGA 供应商设备封装:431-FCPBGA(20x20) 包装:托盘
MSC7113VF1000 功能描述:DSP 16BIT W/DDR CTRLR 400-MAPBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:StarCore 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
MSC7113VM1000 功能描述:DSP 16BIT W/DDR CTRLR 400-MAPBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:StarCore 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
MSC7113VM800 功能描述:IC DSP PROCESSOR 16BIT 400MAPBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:StarCore 标准包装:2 系列:StarCore 类型:SC140 内核 接口:DSI,以太网,RS-232 时钟速率:400MHz 非易失内存:外部 芯片上RAM:1.436MB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:-40°C ~ 105°C 安装类型:表面贴装 封装/外壳:431-BFBGA,FCBGA 供应商设备封装:431-FCPBGA(20x20) 包装:托盘