参数资料
型号: S29CL016J0MFAI113
厂商: SPANSION LLC
元件分类: PROM
英文描述: 512K X 32 FLASH 3.3V PROM, 54 ns, PBGA80
封装: 13 X 11 MM, 1 MM PITCH, FORTIFIED, BGA-80
文件页数: 20/78页
文件大小: 1825K
代理商: S29CL016J0MFAI113
September 27, 2006 S29CD-J_CL-J_00_B1
S29CD-J & S29CL-J Flash Family
25
Pr el im i n a r y
Note: Operation is shown for the 32-bit data bus. Figure shown with 3-CLK initial access delay configuration, linear address,
4-doubleword burst, output on rising CLD edge, data hold for 1-CLK, IND/WAIT# asserted on the last transfer before wrap-
around.
Figure 8.3 End of Burst Indicator (IND/WAIT#) Timing for Linear 8-Word Burst Operation
8.4.2
Initial Burst Access Delay
Initial Burst Access Delay is defined as the number of clock cycles that must elapse from the first
valid clock edge after ADV# assertion (or the rising edge of ADV#) until the first valid CLK edge
when the data is valid. Burst access is initiated and the address is latched on the first rising CLK
edge when ADV# is active or upon a rising ADV# edge, whichever comes first. The Initial Burst
Access Delay is determined in the Configuration Register (CR13-CR10). Refer to Table 8.5 for the
initial access delay configurations under CR13-CR10. See Figure 8.4 for the Initial Burst Delay
Control timing diagram. Note that the Initial Access Delay for a burst access has no effect on
asynchronous read operations.
Table 8.4 Burst Initial Access Delay
CR13
CR12
CR11
CR10
Initial Burst Access (CLK cycles)
000
1
3
001
0
4
001
1
5
010
0
6
010
1
7
0
1
0
8
011
1
9
CE#
CLK
ADV#
Addresses
OE#
Data
Address 1
Address 2
Invalid
D1
D2
D3
D0
Address 1 Latched
3 Clock Delay
IND/WAIT#
VIL
VIH
相关PDF资料
PDF描述
S29CL016J0PQFI102 512K X 32 FLASH 3.3V PROM, 54 ns, PQFP80
S29CL016J0MFAM100 512K X 32 FLASH 3.3V PROM, 54 ns, PBGA80
S29CL016J0PFFM102 512K X 32 FLASH 3.3V PROM, 54 ns, PBGA80
S29CL016J1JFFM112 512K X 32 FLASH 3.3V PROM, 54 ns, PBGA80
S29CD032J1JFAN110 1M X 32 FLASH 2.7V PROM, 54 ns, PBGA80
相关代理商/技术参数
参数描述
S29CL016J0MQFM030 制造商:Spansion 功能描述:
S29CL016J0MQFM030P 制造商:Spansion 功能描述:32M (4MX8/2MX16) 3V REG, MIRRORBIT, TOP, FBGA48, IND - Trays
S29CL016J1JFAI020 制造商:Spansion 功能描述:16 - Tape and Reel
S29CL032J0MFAI030 制造商:Spansion 功能描述:32MBIT FLASH - Trays
S29CL032J0PQFM010 制造商:Spansion 功能描述: 制造商:Spansion 功能描述:32MBIT FLASH - Tape and Reel