参数资料
型号: SPT7936SCT
厂商: FAIRCHILD SEMICONDUCTOR CORP
元件分类: ADC
英文描述: 12-BIT, 28 MSPS SAMPLING A/D CONVERTER
中文描述: 1-CH 12-BIT PROPRIETARY METHOD ADC, PARALLEL ACCESS, PQFP44
封装: TQFP-44
文件页数: 7/8页
文件大小: 59K
代理商: SPT7936SCT
7
8/1/00
SPT7936
CLOCK
The SPT7936 accepts a +3.3 V CMOS logic level at the CLK
input. The duty cycle of the clock should be kept as close to
50% as possible. Because consecutive stages in the ADC are
clocked in opposite phase to each other, a non-50% duty
cycle reduces the settling time available for every other stage,
thus potentially causing a degradation of dynamic performance.
For optimal performance at high input frequencies, the clock
should have low jitter and fast edges. The rise/fall times
should be kept shorter than 3 ns. Overshoot and undershoot
should be avoided. Clock jitter causes the noise floor to rise
proportional to the input frequency. Because jitter can be
caused by crosstalk on the PC board, it is recommended that
the clock trace be kept as short as possible and standard
transmission line practices be followed.
DIGITAL OUTPUTS
The digital output data appears in an offset binary code at
3.3 V CMOS logic levels. A negative full scale input results in
an all zeros output code (000…0). A positive full scale input
results in an all 1’s code (111…1). The output data is available
8 clock cycles after the data is sampled. The input signal is
sampled on the high to low transition of the input clock. Output
data should be latched on the low to high clock transition as
shown in figure 1, the Timing Diagram. The output data is
invalid for the first 20 clock cycles after the device is powered up.
OUT OF RANGE OUTPUT (OR)
The digital output OR goes to a logic high to indicate that the
analog input is out of range.
EVALUATION BOARD
The EB7936 Evaluation Board is available to aid designers in
demonstrating the full performance capability of the SPT7936.
The board includes an on-board clock driver, adjustable
voltage references, adjustable bias current circuits, single-to-
differential input buffers with adjustable levels, a single-to-
differential transformer (1:1), digital output buffers and 3.3/5 V
adjustable logic outputs. An application note (AN7936) is also
available which describes the operation of the evaluation
board and provides an example of the recommended power
and ground layout and signal routing. Contact the factory for
price and availability.
PACKAGE OUTLINE
44L TQFP
INCHES
MIN
0.472 Typ
0.394 Typ
0.394 Typ
0.472 Typ
0.031 Typ
0.012
0.053
0.002
0.018
0.039 Typ
0-7
°
MILLIMETERS
MIN
12.00 Typ
10.00 Typ
10.00 Typ
12.00 Typ
0.80 Typ
0.300
1.35
0.05
0.450
1.00 Typ
0-7
°
SYMBOL
A
B
C
D
E
F
G
H
I
J
K
MAX
MAX
0.018
0.057
0.006
0.030
0.45
1.45
0.15
0.750
Index
A
B
C
D
Pin 1
E
F
G
H
I
J
K
相关PDF资料
PDF描述
SPT8100SIT 16-BIT, 5 MSPS CMOS A/D CONVERTER
SPT8100 16-BIT, 5 MSPS CMOS A/D CONVERTER
SPT9689AIC DUAL ULTRAFAST VOLTAGE COMPARATOR
SPT9689 DUAL ULTRAFAST VOLTAGE COMPARATOR
SPT9689ACU DUAL ULTRAFAST VOLTAGE COMPARATOR
相关代理商/技术参数
参数描述
SPT7937 制造商:未知厂家 制造商全称:未知厂家 功能描述:12-BIT, 28 MSPS, 170 mW A/D CONVERTER
SPT7937SIR 制造商:未知厂家 制造商全称:未知厂家 功能描述:12-BIT, 28 MSPS, 170 mW A/D CONVERTER
SPT7938 制造商:CADEKA 制造商全称:CADEKA 功能描述:12-BIT, 40 MSPS, 170 mW A/D CONVERTER
SPT7938SIR 制造商:CADEKA 制造商全称:CADEKA 功能描述:12-BIT, 40 MSPS, 170 mW A/D CONVERTER
SPT-8 制造商:Portasol 功能描述:4.8mm DF Tip for 21-14190 and 21-14192