参数资料
型号: TC530COI713
元件分类: 模拟信号调理
英文描述: SPECIALTY ANALOG CIRCUIT, PDSO28
封装: SOIC-28
文件页数: 26/28页
文件大小: 568K
代理商: TC530COI713
2007 Microchip Technology Inc.
DS21433C-page 7
TC530/TC534
16
23
20
DOUT
Logic Level Output. Serial port data output pin. This pin is
enabled only when R/W is high.
17
24
21
DCLK
Logic Input, Positive and Negative Edge Triggered. Serial
port clock. When R/W is high, serial data is clocked out of
the TC530/TC534A (on DOUT) at each high-to-low transition
of DCLK. A/D initialization data (LOAD VALUE) is clocked
into the TC530/TC534 (on DIN) at each low-to-high
transition of DCLK. A maximum serial port DCLK frequency
of 3 MHz is permitted.
18
25
22
DIN
Logic Level Input. Serial port input pin. The A/D converter
integration time (TINT) and Auto Zero time (TAZ) values are
determined by the LOAD VALUE byte clocked into this pin.
This initialization must take place at power up, and can be
rewritten (or modified and rewritten) at any time. The LOAD
VALUE is clocked into DIN MSB first.
19
26
23
R/W
Logic Level Input. This pin must be brought low to perform a
write to the serial port (e.g. initialize the A/D converter). The
DOUT pin of the serial port is enabled only when this pin is
high.
20
27
24
EOC
Open Drain Output. End-of-Conversion (EOC) is asserted
any time the TC530/TC534 is in the AZ phase of
conversion. This occurs when either the TC530/TC534
initiates a normal AZ phase or when RESET is pulled high.
EOC is returned high when the TC530/TC534 exits AZ.
Since EOC is driven low immediately following completion
of a conversion cycle, it can be used as a DATA READY
processor interrupt.
21
30
28
RESET
Logic Level Input. It is necessary to force the TC530/TC534
into the Auto Zero phase when power is initially applied.
This is accomplished by momentarily taking RESET high.
Using an I/O port line from the microprocessor or by
applying an external system reset signal or by connecting a
0.01 F capacitor from the RESET input to VDD. Conver-
sions are performed continuously as long as RESET is low
and conversion is halted when RESET is high. RESET may
therefore be used in a complex system to momentarily
suspend conversion (for example, while the address lines
of an input multiplexer are changing state). In this case,
RESET should be pulled high only when the EOC is LOW
to avoid excessively long integrator discharge times which
could result in erroneous conversion. (See Applications
Section).
22
32
30
VCCD
Analog Input. Power supply connection for digital logic and
serial port. Proper power-up sequencing is critical, see the
Applications section.
23
34
32
OSC
Input. The negative power supply converter normally runs
at a frequency of 100 kHz. This frequency can be slowed
down to reduce quiescent current by connecting an external
capacitor between this pin and V+DD.
Characteristics.
25
37
35
VDD
Analog Input. Power supply connection for the A/D analog
section and DC-DC converter. Proper power-up sequencing
is critical, (See the Applications section).
TABLE 3-1:
PIN FUNCTION TABLE (CONTINUED)
Pin Number
(TC530)
28-Pin PDIP
Pin Number
(TC530)
28-Pin SOIC
Pin Number
(TC534)
40-Pin PDIP
Pin
Number
(TC534)
44-Pin
MQFP
Sym
Description
相关PDF资料
PDF描述
TC534CPL SPECIALTY ANALOG CIRCUIT, PDIP40
TC530COITR SPECIALTY ANALOG CIRCUIT, PDSO28
TC534CKW SPECIALTY ANALOG CIRCUIT, PQFP44
TC530CPJ SPECIALTY ANALOG CIRCUIT, PDIP28
TC534CKW723 SPECIALTY ANALOG CIRCUIT, PQFP44
相关代理商/技术参数
参数描述
TC530CPJ 功能描述:数据转换系统 Prec Data Acq Subsys RoHS:否 制造商:Texas Instruments 转换速率:0.001 MSPs 分辨率:24 bit 最大工作温度:+ 125 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:TQFP-64 封装:Reel
TC531000AP-F711 制造商:Toshiba America Electronic Components 功能描述:531000AP-F711
TC531001 制造商:TOSHIBA 制造商全称:Toshiba Semiconductor 功能描述:1M BIT (128K WORD x 8 BIT) CMOS MASK ROM
TC531001CF 制造商:Toshiba America Electronic Components 功能描述:
TC531001CF-12 制造商:TOSHIBA 制造商全称:Toshiba Semiconductor 功能描述:1M BIT (128K WORD x 8 BIT) CMOS MASK ROM