参数资料
型号: V58C2256404SCLS7I
厂商: PROMOS TECHNOLOGIES INC
元件分类: DRAM
英文描述: 64M X 4 DDR DRAM, 0.75 ns, PBGA60
封装: MO-233, FBGA-60
文件页数: 1/61页
文件大小: 917K
代理商: V58C2256404SCLS7I
1
V58C2256(804/404/164)SC*I
256 Mbit DDR SDRAM, INDUSTRIAL TEMPERATURE
4 BANKS X 8Mbit X 8 (804)
4 BANKS X 4Mbit X 16 (164)
4 BANKS X 16Mbit X 4 (404)
V58C2256(804/404/164)SC*I Rev.1.3 March 2006
5B
5
6
7
DDR400
DDR333
DDR266
Clock Cycle Time (tCK2)
7.5 ns
7.5ns
Clock Cycle Time (tCK2.5)
5ns
6ns
6 ns
7ns
Clock Cycle Time (tCK3)
5ns
6 ns
7 ns
System Frequency (fCK max)
200 MHz
166 MHz
143 MHz
Features
■ High speed data transfer rates with system frequency
up to 200 MHz
■ Data Mask for Write Control
■ Four Banks controlled by BA0 & BA1
■ Programmable CAS Latency: 2, 2.5, 3
■ Programmable Wrap Sequence: Sequential
or Interleave
■ Programmable Burst Length:
2, 4, 8 for Sequential Type
2, 4, 8 for Interleave Type
■ Automatic and Controlled Precharge Command
■ Power Down Mode
■ Auto Refresh and Self Refresh
■ Refresh Interval: 8192 cycles/64 ms
■ Available in 66-pin 400 mil TSOP or 60 Ball FBGA
■ SSTL-2 Compatible I/Os
■ Double Data Rate (DDR)
■ Bidirectional Data Strobe (DQS) for input and output
data, active on both edges
■ On-Chip DLL aligns DQ and DQs transitions with CK
transitions
■ Differential clock inputs CK and CK
■ Power Supply 2.5V ± 0.2V
■ Power Supply 2.6V ± 0.1V for DDR400
■ tRAS lockout supported
■ Concurrent auto precharge option is supported
■ Industrial Temperature (TA): -40C to +85C
*Note: (-5B) Supports PC3200 module with 2.5-3-3 timing
(-6) Supports PC2700 module with 2.5-3-3 timing
(-7) Supports PC2100 module with 2-2-2 timing
Description
The V58C2256(804/404/164)SC*I is a four bank DDR
DRAM organized as 4 banks x 8Mbit x 8 (804), 4 banks x
4Mbit x 16 (164), or 4 banks x 16Mbit x 4 (404). The
V58C2256(804/404/164)SC*I achieves high speed data
transfer rates by employing a chip architecture that
prefetches multiple bits and then synchronizes the output
data to a system clock.
All of the control, address, circuits are synchronized
with the positive edge of an externally supplied clock. I/O
transactions are occurring on both edges of DQS.
Operating the four memory banks in an interleaved
fashion allows random access operation to occur at a
higher rate than is possible with standard DRAMs. A se-
quential and gapless data rate is possible depending on
burst length, CAS latency and speed grade of the device.
Device Usage Chart
Operating
Temperature
Range
Package Outline
CK Cycle Time (ns)
Power
Temperature
Mark
JEDEC 66 TSOP II
60 FBGA
-5B
-5
-6
-7
Std.
L
-40°C to +85°C
I
(-5) Supports PC3200 module with 3-3-3 timing
相关PDF资料
PDF描述
V58C2256404SHUT6E 64M X 4 DDR DRAM, PDSO66
V58C2256804SHLJ5E 32M X 8 DDR DRAM, PBGA60
V58C2256804SHUE6E 32M X 8 DDR DRAM, PDSO66
V58C2256804SHUR6 32M X 8 DDR DRAM, PBGA60
V58C2256324SHUZ5I 8M X 32 DDR DRAM, PBGA60
相关代理商/技术参数
参数描述
V58C2256804S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 256 Mbit DDR SDRAM
V58C2256804SAT-5 制造商:Mosel Vitelic Corporation 功能描述:SDRAM, DDR, 32M x 8, 66 Pin, Plastic, TSSOP
V58C265164S 制造商:MOSEL 制造商全称:MOSEL 功能描述:64 Mbit DDR SDRAM 2.5 VOLT 4M X 16
V58C265404S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 16M X 4 DDR SDRAM 4 BANKS X 4Mbit X 4
V58C265804S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 8M X 8 DDR SDRAM 4 BANKS X 2Mbit X 8