参数资料
型号: W219
英文描述: Clocks and Buffers
中文描述: 时钟和缓冲器
文件页数: 6/15页
文件大小: 175K
代理商: W219
W219B
PRELIMINARY
Document #: 38-07220 Rev. *A
Page 6 of 15
Serial Data Interface
The W219B features a two-pin, serial data interface that can
be used to configure internal register settings that control par-
ticular device functions.
Data Protocol
The clock driver serial protocol accepts only block writes from
the controller. The bytes must be accessed in sequential order
from lowest to highest byte with the ability to stop after any
complete byte has been transferred. Indexed bytes are not
allowed.
A block write begins with a slave address and a write condition.
After the command code the core logic issues a byte count
which describes how many more bytes will follow in the mes-
sage. If the host had 20 bytes to send, the first byte would be
the number 20 (14h), followed by the 20 bytes of data. The
byte count may not be 0. A block write command is allowed to
transfer a maximum of 32 data bytes. The slave receiver ad-
dress for W219B is 11010010.
Figure 7
shows an example of
a block write.
The command code and the byte count bytes are required as
the first two bytes of any transfer. W219B expects a command
code of 0000 0000. The byte count byte is the number of ad-
ditional bytes required for the transfer, not counting the com-
mand code and byte count bytes. Additionally, the byte count
byte is required to be a minimum of 1 byte and a maximum of
32 bytes to satisfy the above requirement.
Table 2
shows an
example of a possible byte count value.
A transfer is considered valid after the acknowledge bit corre-
sponding to the byte count is read by the controller. The com-
mand code and byte count bytes are ignored by the W219B.
However, these bytes must be included in the data write se-
quence to maintain proper byte allocation.
Notes:
6.
7.
The acknowledgment bit is returned by the slave/receiver (W219B).
Bytes 6 and 7 are not defined for W219B.
1 bit
7 bits
1
1
8 bits
1
Start bit
Slave Address
R/W
Ack
Command Code
Ack
Byte Count = N
Ack
Data Byte 1
Ack
Data Byte 2
Ack
...
Data Byte N
Ack
Stop
1 bit
8 bits
1
8 bits
1
8 bits
1
1
Figure 7. An Example of a Block Write
[6]
Table 2. Example of Possible Byte Count Value
Byte Count Byte
MSB
0000
0000
0000
0000
0000
0000
0000
0000
0010
Notes
LSB
0000
0001
0010
0011
0100
0101
0110
0111
0000
Not allowed. Must have at least one byte.
Data for functional and frequency select register (currently byte 0 in spec)
Reads first two bytes of data. (byte 0 then byte1)
Reads first three bytes (byte 0, 1, 2 in order)
Reads first four bytes (byte 0, 1, 2, 3 in order)
Reads first five bytes (byte 0, 1, 2, 3, 4 in order)
[7]
Reads first six bytes (byte 0, 1, 2, 3, 4, 5 in order)
[7]
Reads first seven bytes (byte 0, 1, 2, 3, 4, 5, 6 in order)
Max. byte count supported = 32
Table 3. Serial Data Interface Control Functions Summary
Control Function
Output Disable
Any individual clock output(s) can be disabled.
Disabled outputs are actively held LOW.
Description
Common Application
Unused outputs are disabled to reduce EMI and sys-
tem power. Examples are clock outputs to unused
PCI slots.
No user application. Register bit must be written as 0.
(Reserved)
Reserved function for future device revision or pro-
duction device testing.
相关PDF资料
PDF描述
W219B Frequency Generator for Integrated Core Logic with 133-MHz FSB
W22010AI-20 x4 SRAM
W22010AJ-12 x4 SRAM
W22010AJ-15 x4 SRAM
W22010AJ-20 x4 SRAM
相关代理商/技术参数
参数描述
W21-91RJI 制造商:TT Electronics / Welwyn 功能描述:W21 vitreous wirewound resistor,91R 2.5W
W219232 制造商:MERSEN / FERRAZ SHAWMUT 功能描述:FUSE HRC AM 4A 制造商:MERSEN / FERRAZ SHAWMUT 功能描述:FUSE, HRC, AM, 4A 制造商:MERSEN / FERRAZ SHAWMUT 功能描述:FUSE, HRC, AM, 4A; Voltage Rating V AC:500V; Fuse Current:4A; HRC Fuse Case Style:Midget; Series:Class aM; Approval Bodies:IEC / NFC / UNE; Breaking Capacity Current AC:120000A; Case Material:Ceramic; Fuse Body Material:Ceramic; Fuse
W219232J 制造商:Mersen 功能描述:Type aM fuse,4A 500V 10 x 38mm
W219601-1 制造商:IDEC CORPORATION 功能描述:MCNEIL C.S.
W219601-2 制造商:IDEC CORPORATION 功能描述:MCNEIL C.S.