参数资料
型号: X40235S16I-A
厂商: Intersil
文件页数: 20/36页
文件大小: 0K
描述: IC VOLTAGE MON TRPL EE 16-SOIC
标准包装: 94
类型: 多压监控器
监视电压数目: 3
输出: 开路漏极,开路漏极
复位: 高有效/低有效
复位超时: 可调节/可选择
电压 - 阀值: 1.75V,2.2V,2.95V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 16-SOIC(0.295",7.50mm 宽)
供应商设备封装: 16-SOIC
包装: 管件
X40231, X40233, X40235, X40237, X40239
Prior to writing to the CR register, the WEL and RWEL
bits must be set using a two step process, with the
whole sequence requiring 3 steps
—Write a 02H to the CR Register to set the Write Enable
Latch (WEL). This is a volatile operation, so there is no
delay after the write. (Operation preceded by a START
and ended with a STOP).
—Write a 06H to the CR Register to set the Register
Write Enable Latch (RWEL) AND the WEL bit. This is
also a volatile cycle. The zeros in the data byte are
required. (Operation preceded by a START and ended
with a STOP).
—Write a one byte value to the CR Register that has all
the bits set to the desired state. The CR register can
be represented as qxyst01r in binary, where xy are the
Voltage Monitor Output Status (V2FS and V3FS) bits,
st are the Block Lock Protection (BL1 and BL0) bits,
and qr are the Power-on Reset delay time (t PURST )
control bits (PUP1 - PUP0). This operation is pro-
ceeded by a START and ended with a STOP bit. Since
this is a nonvolatile write cycle, it will typically take 5ms
to complete. The RWEL bit is reset by this cycle and
the sequence must be repeated to change the nonvol-
atile bits again. If bit 2 is set to ‘1’ in this third step (qxys
t11r) then the RWEL bit is set, but the V2FS, V3FS,
PUP1, PUP0, BL1 and BL0 bits remain unchanged.
Writing a second byte to the control register is not
allowed. Doing so aborts the write operation and the
X4023x does not return an ACKNOWLEDGE.
For example, a sequence of writes to the device CR
register consisting of [02H, 06H, 02H] will reset all of
the nonvolatile bits in the CR Register to “0”.
It should be noted that a write to any nonvolatile bit of
CR register will be ignored if the Write Protect pin of
the X4023x is active (HIGH) (See "WP: Write Protec-
tion Pin").
CR (Control) Register Read Operation
The contents of the CR Register can be read at any
time by performing a random read (See Figure 18).
Using the Slave Address Byte set to 10100101, and
an Address Byte of FFh. Only one byte is read by each
register read operation. The X4023x resets itself after
the first byte is read. The master should supply a
STOP condition to be consistent with the bus protocol.
After setting the WEL and / or the RWEL bit(s) to a “1”,
a CR register read operation may o CC ur, without inter-
rupting a proceeding CR register write operation.
20
DATA PROTECTION
There are a number of levels of data protection fea-
tures designed into the X4023x. Any write to the
device first requires setting of the WEL bit in the CR
register. A write to the CR register itself, further
requires the setting of the RWEL bit. Block Lock pro-
tection of the device enables the user to inhibit writes
to certain regions of the EEPROM memory, as well as
to all the DCPs. One further level of data protection in
the X4023x, is incorporated in the form of the Write
Protection pin.
WP: Write Protection Pin
When the Write Protection (WP) pin is active (HIGH), it
disables nonvolatile write operations to the X4023x.
The table below (X4023x Write Permission Status)
summarizes the effect of the WP pin (and Block Lock),
on the write permission status of the device.
Additional Data Protection Features
In addition to the preceding features, the X4023x also
incorporates the following data protection functionality:
—The proper clock count and data bit sequence is
required prior to the STOP bit in order to start a nonvol-
atile write cycle.
VOLTAGE MONITORING FUNCTIONS
V CC Monitoring
The X4023x monitors the supply voltage and drives the
RESET output HIGH (using an external “pull up” resis-
tor) if V CC is lower than V TRIP1 threshold. The RESET
output will remain HIGH until V CC exceeds V TRIP1 for a
minimum time of t PURST . After this time, the RESET pin
is driven to a LOW state. See Figure 30.
For the Power-on / Low Voltage Reset function of the
X4023x, the RESET output may be driven HIGH down
to a V CC of 1V (V RVALID ). See Figure 30. Another fea-
ture of the X4023x, is that the value of t PURST may be
selected in software via the CR register (See “PUP1,
PUP0: Power-on Reset bits – (Nonvolatile)” on
page 19.).
It is recommended to stop communication to the
device while RESET is HIGH. Also, setting the Manual
Reset (MR) pin HIGH overrides the Power-on / Low
Voltage circuitry and forces the RESET output pin
HIGH (See "MR: Manual Reset").
FN8115.0
April 11, 2005
相关PDF资料
PDF描述
450MXG390MEFCSN30X45 CAP ALUM 390UF 450V 20% SNAP-IN
0925-392K COIL RF 3.9UH MOLDED SHIELDED
AYM12DTMD-S664 CONN EDGECARD 24POS R/A .156
ISL6554CBZ IC PWM CORE VOLTAGE REG 20-SOIC
X40233S16I-BT1 IC VOLTAGE MON TRPL EE 16-SOIC
相关代理商/技术参数
参数描述
X40235S16I-AT1 功能描述:IC VOLTAGE MON TRPL EE 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件
X40235S16I-B 功能描述:IC VOLTAGE MON TRPL EE 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件
X40235S16I-BT1 功能描述:IC VOLTAGE MON TRPL EE 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件
X40237 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Triple Voltage Monitors, POR, 2 kbit EEPROM MEMORY, and Single/Dual DCP
X40237S16I-A 功能描述:IC VOLTAGE MON TRPL EE 16-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 监控器 系列:- 标准包装:100 系列:- 类型:简单复位/加电复位 监视电压数目:1 输出:- 复位:低有效 复位超时:最小为 100 ms 电压 - 阀值:4.38V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:8-TSSOP(0.173",4.40mm 宽) 供应商设备封装:8-TSSOP 包装:管件