参数资料
型号: XC2C32A-3CP56C
厂商: XILINX INC
元件分类: PLD
英文描述: FLASH PLD, 3 ns, PBGA56
封装: 6 X 6 MM, 0.50 MM PITCH, CSP-56
文件页数: 1/13页
文件大小: 264K
代理商: XC2C32A-3CP56C
DS310 (v1.1) August 30, 2004
1
Advance Product Specification
1-800-255-7778
2003 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
Features
Optimized for 1.8V systems
-
As fast as 3.0 ns pin-to-pin logic delays
-
As low as 12
A quiescent current
Industry’s best 0.18 micron CMOS CPLD
-
Optimized architecture for effective logic synthesis
-
Multi-voltage I/O operation: 1.5V through 3.3V
Available in multiple package options
-
32-land QFN with 21 user I/O
-
44-pin PLCC with 33 user I/O
-
44-pin VQFP with 33 user I/O
-
56-ball CP BGA with 33 user I/O
-
Pb-free available for all packages
Advanced system features
-
Fastest in system programming
1.8V ISP using IEEE 1532 (JTAG) interface
-
IEEE1149.1 JTAG Boundary Scan Test
-
Optional Schmitt-trigger input (per pin)
-
I/O Banking
-
RealDigital 100% CMOS product term generation
-
Flexible clocking modes
-
Optional DualEDGE triggered registers
-
Global signal options with macrocell control
Multiple global clocks with phase selection per
macrocell
Multiple global output enables
Global set/reset
-
Efficient control term clocks, output enables and
set/resets for each macrocell and shared across
function blocks
-
Advanced design security
-
Open-drain output option for Wired-OR and LED
drive
-
Optional configurable grounds on unused I/Os
-
Optional bus-hold, 3-state or weak pullup on
selected I/O pins
-
Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels
-
PLA architecture
Superior pinout retention
100% product term routability across function
block
-
Hot pluggable
Refer to the CoolRunner-II family data sheet for architec-
ture description.
Description
The CoolRunner-II 32-macrocell device is designed for both
high performance and low power applications. This lends
power savings to high-end communication equipment and
high speed to battery operated devices. Due to the low
power stand-by and dynamic operation, overall system reli-
ability is improved
This device consists of two Function Blocks interconnected
by a low power Advanced Interconnect Matrix (AIM). The
AIM feeds 40 true and complement inputs to each Function
Block. The Function Blocks consist of a 40 by 56 P-term
PLA and 16 macrocells which contain numerous configura-
tion bits that allow for combinational or registered modes of
operation.
Additionally, these registers can be globally reset or preset
and configured as a D or T flip-flop or as a D latch. There
are also multiple clock signals, both global and local product
term types, configured on a per macrocell basis. Output pin
configurations include slew rate limit, bus hold, pull-up,
open drain and programmable grounds. A Schmitt trigger
input is available on a per input pin basis. In addition to stor-
ing macrocell output states, the macrocell registers may be
configured as "direct input" registers to store signals directly
from input pins.
Clocking is available on a global or Function Block basis.
Three global clocks are available for all Function Blocks as
a synchronous clock source. Macrocell registers can be
individually configured to power up to the zero or one state.
A global set/reset control line is also available to asynchro-
nously set or reset selected registers during operation.
Additional local clock, synchronous clock-enable, asynchro-
nous set/reset and output enable signals can be formed
using product terms on a per-macrocell or per-Function
Block basis.
The CoolRunner-II 32-macrocell CPLD is I/O compatible
with standard LVTTL and LVCMOS18, LVCMOS25, and
LVCMOS33 (see Table 1). This device is also 1.5V I/O com-
patible with the use of Schmitt-trigger inputs.
0
XC2C32A CoolRunner-II CPLD
DS310 (v1.1) August 30, 2004
00
Advance Product Specification
R
相关PDF资料
PDF描述
XC2C32A-3CPG56C FLASH PLD, 3 ns, PBGA56
XC2C32A-3PCG44C FLASH PLD, 3 ns, PQCC44
XC2C32A-3VQG44C FLASH PLD, 3 ns, PQFP44
XC3030-50PC44CSPC0107 FPGA, 100 CLBS, 3000 GATES, 50 MHz, PQCC44
XC3064-100PG132CSPC0108 FPGA, 224 CLBS, 6400 GATES, 100 MHz, CPGA132
相关代理商/技术参数
参数描述
XC2C32A-4CP56C 制造商:Xilinx 功能描述:IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER-II 750 GATES 32 MCRCLLS 500MHZ COMM 0.18UM 1 - Trays 制造商:Xilinx 功能描述:IC CPLD 32MC 3.8NS 56BGA 制造商:Xilinx 功能描述:IC CR-II CPLD 32MCELL 56-BGA
XC2C32A-4CPG56C 功能描述:IC CPLD 32MCELL 21 I/O 56-CSBGA RoHS:是 类别:集成电路 (IC) >> 嵌入式 - CPLD(复杂可编程逻辑器件) 系列:CoolRunner II 标准包装:24 系列:CoolRunner II 可编程类型:系统内可编程 最大延迟时间 tpd(1):7.1ns 电压电源 - 内部:1.7 V ~ 1.9 V 逻辑元件/逻辑块数目:24 宏单元数:384 门数:9000 输入/输出数:173 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:208-BFQFP 供应商设备封装:208-PQFP(28x28) 包装:托盘
XC2C32A-4PC44C 制造商:Rochester Electronics LLC 功能描述: 制造商:Xilinx 功能描述:
XC2C32A-4PCG44C 制造商:Rochester Electronics LLC 功能描述: 制造商:Xilinx 功能描述:
XC2C32A-4QFG32C 功能描述:IC CR-II CPLD 32MCELL 32-QFN RoHS:是 类别:集成电路 (IC) >> 嵌入式 - CPLD(复杂可编程逻辑器件) 系列:CoolRunner II 标准包装:24 系列:CoolRunner II 可编程类型:系统内可编程 最大延迟时间 tpd(1):7.1ns 电压电源 - 内部:1.7 V ~ 1.9 V 逻辑元件/逻辑块数目:24 宏单元数:384 门数:9000 输入/输出数:173 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:208-BFQFP 供应商设备封装:208-PQFP(28x28) 包装:托盘