参数资料
型号: 74LVC1G58GM,132
厂商: NXP Semiconductors
文件页数: 5/13页
文件大小: 0K
描述: IC CONFIG MULTI-FUNC GATE 6XSON
产品培训模块: Logic Packages
特色产品: MicroPak?
标准包装: 5,000
系列: 74LVC
逻辑类型: 可配置多功能
电路数: 1
输入数: 3
施密特触发器输入:
输出类型: 单端
输出电流高,低: 32mA,32mA
电源电压: 1.65 V ~ 5.5 V
工作温度: -40°C ~ 125°C
安装类型: 表面贴装
封装/外壳: 6-XFDFN
供应商设备封装: 6-XSON,SOT886(1.45x1)
包装: 带卷 (TR)
其它名称: 74LVC1G58GM-H
74LVC1G58GM-H-ND
935277212132
2009-2012 Microchip Technology Inc.
Preliminary
DS41393B-page 19
AR1000 SERIES RESISTIVE TOUCH SCREEN CONTROLLER
6.
Master receives eight data bits (MSb first)
presented on SDA by the AR1021, at eight
sequential master clock (SCL) cycles. The data
is latched out on SCL falling edges to ensure it
is valid during the subsequent SCL high time.
7.
If data transfer is not complete, then:
- Master acknowledges (ACK) reception of the
eight data bits by presenting a low on SDA,
followed by a low-high-low on SCL.
- Go to step 5.
8.
If data transfer is complete, then:
- Master acknowledges (ACK) reception of the
eight data bits and a completed data transfer
by presenting a high on SDA, followed by a
low-high-low on SCL.
9.
Master presents a “Stop” bit to the AR1021 by
taking SCL low-high, followed by taking SDA
low-to-high.
4.5
Master Write Bit Timing
Master write is to send supported commands to the
AR1021.
Address bits are latched into the AR1021 on the
rising edges of SCL.
Data bits are latched into the AR1021 on the
rising edges of SCL.
ACK is presented by AR1021 on the ninth clock.
The master must monitor the SCL pin prior to
asserting another clock pulse, as the AR1021
may be holding off the master by stretching the
clock.
FIGURE 4-2:
I2C MASTER WRITE BIT TIMING DIAGRAM
Steps
1.
SCL and SDA lines are Idle high.
2.
Master presents “Start” bit to the AR1021 by
taking SDA high-to-low, followed by taking SCL
high-to-low.
3.
Master presents 7-bit Address, followed by a
R/W = 0 (Write mode) bit to the AR1021 on
SDA, at the rising edge of eight master clock
(SCL) cycles.
4.
AR1021 compares the received address to its
device ID. If they match, the AR1021
acknowledges (ACK) the master sent address
by presenting a low on SDA, followed by a
low-high-low on SCL.
5.
Master monitors SCL, as the AR1021 may be
“clock stretching”, holding SCL low to indicate
the master should wait.
6.
Master presents eight data bits (MSb first) to the
AR1021 on SDA, at the rising edge of eight mas-
ter clock (SCL) cycles.
7.
AR1021 acknowledges (ACK) receipt of the
eight data bits by presenting a low on SDA, fol-
lowed by a low-high-low on SCL.
8.
If data transfer is not complete, then go to step 5.
9.
Master presents a “Stop” bit to the AR1021 by
taking SCL low-high, followed by taking SDA
low-to-high.
4.6
Clock Stretching
The master normally controls the clock line SCL. Clock
stretching is when the slave device holds the SCL line
low, indicating to the master that it is not ready to
continue the communications.
During communications, the AR1021 may hold off the
master by stretching the clock with a low on SCL.
The master must monitor the slave SCL pin to ensure
the AR1021 is not holding it low, prior to asserting
another clock pulse for transmitting or receiving.
4.7
AR1020 Write Conditions
The AR1020 part does not implement clock stretching
on write conditions.
A 50 us delay is needed before the Stop bit, when
clocking a command to the AR1020.
相关PDF资料
PDF描述
TXR54AB45-1810AI ADPTR TINEL LOCK ANG SHELL 18,27
74AUP1G3208GM,132 IC 3-IN OR-AND GATE LP 6XSON
TXR41AB00-1006BI ADPTR TINEL LOCK STR SHELL 10,11
TXR41AB90-1205AI ADPTR TINEL LOCK ANG SHELL 12,13
74AUP1G3208GW,125 IC 3-IN OR-AND GATE LP SC-88
相关代理商/技术参数
参数描述
74LVC1G58GM-G 功能描述:逻辑门 3.3V LP CONFIG GATE RoHS:否 制造商:Texas Instruments 产品:OR 逻辑系列:LVC 栅极数量:2 线路数量(输入/输出):2 / 1 高电平输出电流:- 16 mA 低电平输出电流:16 mA 传播延迟时间:3.8 ns 电源电压-最大:5.5 V 电源电压-最小:1.65 V 最大工作温度:+ 125 C 安装风格:SMD/SMT 封装 / 箱体:DCU-8 封装:Reel
74LVC1G58GM-H 功能描述:逻辑门 3.3V LP CONFIG GATE RoHS:否 制造商:Texas Instruments 产品:OR 逻辑系列:LVC 栅极数量:2 线路数量(输入/输出):2 / 1 高电平输出电流:- 16 mA 低电平输出电流:16 mA 传播延迟时间:3.8 ns 电源电压-最大:5.5 V 电源电压-最小:1.65 V 最大工作温度:+ 125 C 安装风格:SMD/SMT 封装 / 箱体:DCU-8 封装:Reel
74LVC1G58GN 制造商:NXP Semiconductors 功能描述:IC CONFIG MULTI-FUNC GATE XS
74LVC1G58GN,132 功能描述:逻辑门 Low-Power multiple function gate RoHS:否 制造商:Texas Instruments 产品:OR 逻辑系列:LVC 栅极数量:2 线路数量(输入/输出):2 / 1 高电平输出电流:- 16 mA 低电平输出电流:16 mA 传播延迟时间:3.8 ns 电源电压-最大:5.5 V 电源电压-最小:1.65 V 最大工作温度:+ 125 C 安装风格:SMD/SMT 封装 / 箱体:DCU-8 封装:Reel
74LVC1G58GS,132 功能描述:转换 - 电压电平 18ns 5.5V 250mW RoHS:否 制造商:Micrel 类型:CML/LVDS/LVPECL to LVCMOS/LVTTL 传播延迟时间:1.9 ns 电源电流:14 mA 电源电压-最大:3.6 V 电源电压-最小:3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:MLF-8