参数资料
型号: AD1871YRSZ
厂商: Analog Devices Inc
文件页数: 17/28页
文件大小: 0K
描述: IC ADC STEREO AUDIO 24BIT 28SSOP
产品培训模块: Interfacing AV Converters to Blackfin Processors
标准包装: 47
位数: 24
采样率(每秒): 96k
数据接口: 串行,SPI?
转换器数目: 2
电压电源: 模拟和数字
工作温度: -40°C ~ 105°C
安装类型: 表面贴装
封装/外壳: 28-SSOP(0.209",5.30mm 宽)
供应商设备封装: 28-SSOP
包装: 管件
输入数目和类型: 4 个单端,单极
产品目录页面: 777 (CN2011-ZH PDF)
AD1871
–24–
REV. 0
Peak Reading Registers
The Peak Reading Registers are read-only registers that can be
enabled to track-and-hold the peak ADC reading from each
channel. The peak reading feature is enabled by setting Bit PRE
in Control Register I. The peak reading value is contained in the
six LSBs of the 10-bit readback word. The result is binary coded
where each LSB is equivalent to –1 dBFS with all zeros cor-
responding to full scale (0 dBFS) and all ones corresponding
to –63 dBFS (see Table XVI). When Bit PRE is set, the peak
reading per channel is stored in the appropriate peak register.
Once the register is read, the register value is set to zero and is
updated by subsequent conversions.
Table XVI. Peak Reading Result Format
Code
AxP
5
4
3
2
1
0
Level
00
0
0 dBFS
00
0
1
–1 dBFS
00
1
0
–2 dBFS
11
1
110
–62 dBFS
11
1
111
–63 dBFS
A Peak Reading Register read cycle is detailed in Figure 21.
EXTERNAL CONTROL
The AD1871 can be configured for external hardware control of
a subset of the device functionality. This functionality includes
Master/Slave Mode select, MCLK select, and serial data
format select. External control is enabled by tying the XCTRL
Pin high as shown in Figure 22.
256
/512
M
/S
DF0
DF1
AD1871
XCTRL
VDD
Figure 22. External Control Configuration
Table XIV. Peak Reading Register I (Address 0011b, Read-Only)
15–12
11
10
9
87
6
5
432
10
0011
1
0
A0P5
A0P4
A0P3
A0P2
A0P1
A0P0
9–6
Reserved
(Always Set to Zero)
5–0
A0P5–A0P0
Left Channel Peak Reading (Valid Only When PRE = 1)
Table XV. Peak Reading Register II (Address 0100b, Read-Only)
15–12
11
10
9
87
6
5
432
10
0100
1
0
A1P5
A1P4
A1P3
A1P2
A1P1
A1P0
9–6
Reserved
(Always Set to Zero)
5–0
A1P5–A1P0
Right Channel Peak Reading (Valid Only When PRE = 1)
Master/Slave Select
The
Master/Slave hardware select (Pin 5, CLATCH/[M/S])
is equivalent to setting the
M/S Bit of Control Register II. If set
low, the device is placed in Master Mode, whereby the LRCLK
and BCLK signals are outputs from the AD1871.
When
M/S is set high, the device is in Slave Mode, whereby the
LRCK and BCLK signals are inputs to the AD1871.
MCLK Mode Select
The MCLK Mode hardware select (Pin 2, CCLK/[
256/512]) is
a subset of the MCLK Mode selection that is determined by
Bits CM1–CM0 of Control Register X. When the hardware pin
is low, the device operates with an MCLK that is 256
fS; if the
pin is set high, the device operates with an MCLK that is 512
fS.
Serial Data Format Select
The Serial Data Format hardware select (Pins 3 and 4, DF0/
COUT and DF1/CIN) is equivalent to setting Bits DF1–DF0 of
Control Register II. See Table VIII.
In External Control Mode, all functions other than those
selected by the hardware select pins (
Master/Slave Mode select,
MCLK select, and Serial Data Format select) are in their
default (power-on) state.
MODULATOR MODE
When the device is in Modulator Mode (MME Bit is set to 1),
the D[0–3] pins are enabled as data outputs, while the COUT
pin becomes MODCLK, a high speed sampling clock (nomi-
nally at 128
fS). The MODCLK enables successive data from
the left and right channel modulators with left channel modula-
tor data being valid in the low phase of MODCLK, while right
channel modulator data is valid under the high phase of MODCLK
(see Modulator Mode Timing in Figure 6).
The Modulator Mode is designed to be used for applications
such as direct stream digital (DSD) where modulator data is
stored directly to the recording media without decimation and
filtering to a lower sample rate. DSD is specified at a rate of
64
fS, whereas the AD1871 outputs at 128
fS,
requiring an intermediate remodulator that downsamples to
64
fS and generates a single-bit output steam.
相关PDF资料
PDF描述
1676859-4 CAP CER 0.82PF 200V 5% NP0 0805
1676859-3 CAP CER 0.68PF 200V 5% NP0 0805
1676859-2 CAP CER 0.56PF 200V 5% NP0 0805
1676859-1 CAP CER 0.47PF 200V 5% NP0 0805
1676858-4 CAP CER 0.82PF 100V 5% NP0 0805
相关代理商/技术参数
参数描述
AD1871YRSZ 制造商:Analog Devices 功能描述:IC, ADC, 24BIT, 96KHZ, SSOP-28
AD1871YRSZ-REEL 功能描述:IC ADC STEREO 24BIT 96KHZ 28SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:16 采样率(每秒):45k 数据接口:串行 转换器数目:2 功率耗散(最大):315mW 电压电源:模拟和数字 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:28-SOIC(0.295",7.50mm 宽) 供应商设备封装:28-SOIC W 包装:带卷 (TR) 输入数目和类型:2 个单端,单极
AD1876 制造商:AD 制造商全称:Analog Devices 功能描述:16-Bit 100 kSPS Sampling ADC
AD1876JN 制造商:Rochester Electronics LLC 功能描述:- Bulk
AD1877 制造商:AD 制造商全称:Analog Devices 功能描述:Single-Supply 16-Bit Stereo ADC