参数资料
型号: AD73311ARS
厂商: ANALOG DEVICES INC
元件分类: 通信及网络
英文描述: Low Cost, Low Power CMOS General Purpose Analog Front End
中文描述: SPECIALTY TELECOM CIRCUIT, PDSO20
封装: SSOP-20
文件页数: 30/36页
文件大小: 382K
代理商: AD73311ARS
REV. A
AD73311L
–30–
APPENDIX B
Con
fi
guring an AD73311L to Operate in Mixed Mode
This section describes a typical sequence of control words that
would be sent to an AD73311L to con
fi
gure it for operation in
mixed mode. It is not intended to be a de
fi
nitive initialization
sequence, but will show users the typical input/output events
that occur in the programming and Operation Phases
1
. This
description panel refers to Table XX.
Steps 1
3 detail the transfer of the control words to Control
Register A, which programs the device for Mixed-Mode opera-
tion. In Step 1, we have the
fi
rst output sample event following
device reset. The SDOFS signal is raised which prepares the
DSP Rx register to accept the ADC word from the AD73311L.
The device is con
fi
gured as nonFSLB, which means that the
DSP has control over what is transmitted to the device and in
this case we will not transmit to the device until the output word
has been received from the AD73311L.
In Step 2 the DSP has now received the ADC word. Typically,
an interrupt will be generated following reception of the output
words by the DSP. The transmit register of the DSP is loaded
with the control word destined for the AD73311L. This gener-
ates a transmit frame-sync (TFS) that is input to the SDIFS
input of the AD73311L to indicate the start of transmission.
In Step 3 the device has received a control word that addresses
Control Register A and programs the channels into Mixed
Mode-MM and
PGM
/DATA set to one. Following Step 3, the
device has been programmed into mixed-mode although none of
the analog sections have been powered up (controlled by Con-
trol Register C). Steps 4
6 detail update of Control Register B
in mixed-mode. In Steps 4, 5 the ADC sample, which is invalid
as the ADC section is not yet powered up, is transferred to the
DSP
s Rx section. In the subsequent interrupt service routine
the Tx register is loaded with the control word setting for Con-
trol Register B which programs DMCLK = MCLK, the sam-
pling rate to DMCLK/256, SCLK = DMCLK/2.
Steps 7
10 are similar to Steps 4
6 except that Control Register
C is programmed to power up all analog sections (ADC, DAC,
Reference = 1.2 V, REFOUT). In Step 10, a DAC word is sent
to the device. As the channels are in mixed mode, the serial port
interrogates the MSB of the 16-bit word sent to determine whether
it contains DAC data or control information.
Steps 7
10 illustrate the implementation of Control Register
update and DAC update in a single sample period. Note that
this combination is not possible in the FSLB con
fi
guration
2
.
Steps 11
15 illustrate a Control Register readback cycle. In Step
13, the device has received a Control Word that addresses Con-
trol Register C for readback (Bit 14 of the Control Word = 1).
When the device receives the readback request, the register
contents are loaded to the serial register as shown in Step 14.
SDOFS is raised in the device, which causes the readback word
to be shifted out toward the DSP. In Step 15, the DSP has
received the readback word (note that the address
fi
eld in the
readback word has been decremented to 111b). Steps 16
18
detail an ADC and DAC update cycle using the nonFSLB con-
fi
guration. In this case no Control Register update is required.
NOTES
1
This sequence assumes that the DSP SPORT's Rx and Tx interrupts are enabled.
It is important to ensure there is no latency (separation) between control words
in a cascade con
fi
guration. This is especially the case when programming
Control Registers A and B.
2
Mixed mode operation with the FSLB con
fi
guration is more restricted in that
only a single word can be sent per sample period.
相关PDF资料
PDF描述
AD73311LAR Low Cost, Low Power CMOS General Purpose Analog Front End
AD73311L Low Cost, Low Power CMOS General Purpose Analog Front End Processor(低成本,低功耗的CMOS通用双模拟前端处理器)
AD73311 Low Cost, Low Power CMOS General Purpose Analog Front End Processor(低成本、低功耗、CMOS通用模拟前端处理器)
AD73322LARU Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
AD73322AR Low Cost, Low Power CMOS General-Purpose Dual Analog Front End
相关代理商/技术参数
参数描述
AD73311ARS-REEL 制造商:Analog Devices 功能描述:Audio Codec 1ADC / 1DAC 16-Bit 20-Pin SSOP T/R 制造商:Rochester Electronics LLC 功能描述:SPEECH & TELEPHONY CODEC I.C. - Tape and Reel
AD73311ARSZ 功能描述:IC ANALOG FRONT END 20-SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311ARSZ-REEL 功能描述:IC ANALOG FRONT END 20-SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311ARZ 功能描述:IC PROCESSOR FRONT END LP 20SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311ARZ-REEL 功能描述:IC PROCESSOR FRONT END LP 20SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)