参数资料
型号: AD9243ASZ
厂商: Analog Devices Inc
文件页数: 11/24页
文件大小: 0K
描述: IC ADC 14BIT 3MSPS 44-MQFP
标准包装: 1
位数: 14
采样率(每秒): 3M
数据接口: 并联
转换器数目: 7
功率耗散(最大): 145mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 44-QFP
供应商设备封装: 44-MQFP(10x10)
包装: 托盘
输入数目和类型: 2 个单端,单极;1 个差分,单极
AD9243
REV. A
–19–
GROUNDING AND DECOUPLING
Analog and Digital Grounding
Proper grounding is essential in any high speed, high resolution
system. Multilayer printed circuit boards (PCBs) are recom-
mended to provide optimal grounding and power schemes. The
use of ground and power planes offers distinct advantages:
1. The minimization of the loop area encompassed by a signal
and its return path.
2. The minimization of the impedance associated with ground
and power paths.
3. The inherent distributed capacitor formed by the power
plane, PCB insulation, and ground plane.
These characteristics result in both a reduction of electro-
magnetic interference (EMI) and an overall improvement in
performance.
It is important to design a layout that prevents noise from coupling
onto the input signal. Digital signals should not be run in paral-
lel with input signal traces and should be routed away from the
input circuitry. While the AD9243 features separate analog and
digital ground pins, it should be treated as an analog compo-
nent. The AVSS, DVSS and DRVSS pins must be joined together
directly under the AD9243. A solid ground plane under the A/D is
acceptable if the power and ground return currents are managed
carefully. Alternatively, the ground plane under the A/D may
contain serrations to steer currents in predictable directions
where cross-coupling between analog and digital would other-
wise be unavoidable. The AD9243/EB ground layout, shown in
Figure 54, depicts the serrated type of arrangement. The analog
and digital grounds are connected by a jumper below the A/D.
Analog and Digital Supply Decoupling
The AD9243 features separate analog and digital supply and
ground pins, helping to minimize digital corruption of sensitive
analog signals.
FREQUENCY – kHz
120
PSRR
dBFS
100
1000
80
60
40
100
10
1
AVDD
DVDD
Figure 45. AD9243 PSSR vs. Frequency
Figure 45 shows the power supply rejection ratio vs. frequency
for a 200 mV p-p ripple applied to both AVDD and DVDD.
In general, AVDD, the analog supply, should be decoupled to
AVSS, the analog common, as close to the chip as physically
possible. Figure 46 shows the recommended decoupling for the
analog supplies; 0.1
F ceramic chip capacitors should provide
adequately low impedance over a wide frequency range. Note
that the AVDD and AVSS pins are co-located on the AD9243
to simplify the layout of the decoupling capacitors and provide
the shortest possible PCB trace lengths. The AD9243/EB power
plane layout, shown in Figure 55 depicts a typical arrangement
using a multilayer PCB.
0.1 F
AVDD
AVSS
AD9243
0.1 F
AVDD
AVSS
Figure 46. Analog Supply Decoupling
The CML is an internal analog bias point used internally by the
AD9243. This pin must be decoupled with at least a 0.1
F
capacitor as shown in Figure 47. The dc level of CML is ap-
proximately AVDD/2. This voltage should be buffered if it is to
be used for any external biasing.
0.1 F
CML
AD9243
Figure 47. CML Decoupling
The digital activity on the AD9243 chip falls into two general
categories: correction logic, and output drivers. The internal
correction logic draws relatively small surges of current, mainly
during the clock transitions. The output drivers draw large
current impulses while the output bits are changing. The size
and duration of these currents are a function of the load on the
output bits: large capacitive loads are to be avoided. Note that
the internal correction logic of the AD9243 is referenced DVDD
while the output drivers are referenced to DRVDD.
The decoupling shown in Figure 48, a 0.1
F ceramic chip
capacitor, is appropriate for a reasonable capacitive load on the
digital outputs (typically 20 pF on each pin). Applications
involving greater digital loads should consider increasing the
digital decoupling proportionally, and/or using external buffers/
latches.
0.1 F
DVDD
DVSS
AD9243
DRVDD
DRVSS
0.1 F
Figure 48. Digital Supply Decoupling
A complete decoupling scheme will also include large tantalum
or electrolytic capacitors on the PCB to reduce low-frequency
ripple to negligible levels. Refer to the AD9243/EB schematic
and layouts in Figures 51–55 for more information regarding the
placement of decoupling capacitors.
相关PDF资料
PDF描述
AD7893ANZ-2 IC ADC 12BIT SRL T/H LP 8-DIP
MAX9034AUD+T IC COMPARATOR QUAD 14-TSSOP
MAX9039BEBT+T IC COMPARATOR SNGL 6-UCSP
LTC1415CSW#PBF IC A/D CONV 12BIT SAMPLNG 28SOIC
VE-B13-MX-F2 CONVERTER MOD DC/DC 24V 75W
相关代理商/技术参数
参数描述
AD9243ASZRL 功能描述:IC ADC 14BIT SGL 3MSPS 44MQFP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 标准包装:1,000 系列:- 位数:12 采样率(每秒):300k 数据接口:并联 转换器数目:1 功率耗散(最大):75mW 电压电源:单电源 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:24-SOIC(0.295",7.50mm 宽) 供应商设备封装:24-SOIC 包装:带卷 (TR) 输入数目和类型:1 个单端,单极;1 个单端,双极
AD9243EB 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 14-Bit, 3.0 MSPS Monolithic A/D Converter
AD9243-EB 制造商:Analog Devices 功能描述:Evaluation Board For AD9243 制造商:Analog Devices 功能描述:DEV TOOLS, EVAL BD FOR AD9243 - Bulk
AD9244 制造商:AD 制造商全称:Analog Devices 功能描述:14-Bit, 40/65 MSPS Monolithic A/D Converter
AD9244_05 制造商:AD 制造商全称:Analog Devices 功能描述:14-Bit, 40 MSPS/65 MSPS A/D Converter