参数资料
型号: AD9551BCPZ
厂商: ANALOG DEVICES INC
元件分类: 时钟产生/分配
英文描述: 900 MHz, OTHER CLOCK GENERATOR, QCC40
封装: 6 X 6 MM, ROHS COMPLIANT, MO-220VJJD-2, LFCSP-40
文件页数: 23/40页
文件大小: 792K
代理商: AD9551BCPZ
AD9551
Rev. B | Page 3 of 40
The AD9551 is easily configured using the external control pins
(A[3:0], B[3:0], and Y[3:0]). The logic state of these pins sets pre-
defined divider values that establish a specific input-to-output
frequency ratio. For applications requiring other frequency ratios,
the user can override any of the preconfigured divider settings
via the serial port, which enables a very wide range of
applications.
The AD9551 architecture consists of two cascaded PLL stages.
The first stage consists of fractional division (via SDM), followed
by a digital PLL that uses a crystal resonator-based DCXO. The
DCXO relies on an external crystal with a resonant frequency in
the range of 19.44 MHz to 52 MHz. The DCXO constitutes the
first PLL, which operates within a narrow frequency range
(±50 ppm) around the crystal resonant frequency. This PLL has
a loop bandwidth of approximately 180 Hz, providing initial jitter
cleanup of the input reference signal. The second stage is a fre-
quency multiplying PLL that translates the first stage output
frequency (in the range of 19.44 MHz to 104 MHz) up to
~3.7 GHz. This PLL incorporates an SDM-based fractional
feedback divider that enables fractional frequency multiplication.
Programmable integer dividers at the output of this second PLL
establish a final output frequency of up to 900 MHz.
It is important to understand that the architecture of the AD9551
produces an output frequency that is most likely not coherent
with the input reference frequency. The reason is that the input
and crystal frequencies typically are not harmonically related
and neither are the output and crystal frequencies. As a result,
there is generally no relationship between the phase of the input
and output signals.
The AD9551 includes reference signal processing blocks that
enable a smooth switching transition between two reference
inputs. This circuitry automatically detects the presence of the
reference input signals. If only one input is present, the device
uses it as the active reference. If both inputs are present, one
becomes the active reference and the other becomes the alter-
nate reference. The circuitry edge-aligns the backup reference
with the active reference. If the active reference fails, the circuitry
automatically switches to the backup reference (if available),
making it the new active reference. Meanwhile, if the failed
reference is once again available, it becomes the new backup
reference and is edge-aligned with the new active reference
(a precaution against failure of the new active reference).
If neither reference can be used, the AD9551 supports a holdover
mode. Note that the external crystal is necessary to provide the
switchover and holdover functionality. It is also the clock source
for the reference synchronization and monitoring functions.
The AD9551 relies on a single external capacitor for the output
PLL loop filter. With proper termination, the output is compatible
with LVPECL, LVDS, or CMOS logic levels, although the AD9551
is implemented in a strictly CMOS process.
The AD9551 operates over the extended industrial temperature
range of 40°C to +85°C.
FUNCTIONAL BLOCK DIAGRAM
19.44MHz MODE
P
F
D
VCO
P0
P1
N1
4/5
CHARGE
PUMP
SDM
N = 4N1 + N0
NA, MODA, FRACA
NB, MODB, FRACB
N, MOD, FRAC, P0, P1, P2
P2, P1, P0
N
FR
A
C
,M
O
D
TEST
MUX
fIF
fOUT1
LOCK
DETECT
LOOP
CONFIGURATION
DCXO
DIG.
LOOP
FILTER
P
F
D
REFERENCE
MONITOR
SAMPLE RATE
CONTROL
19.44MHz MODE
3
2
fOUT2 2
4
REGISTER BANK
PRECONFIGURED
DIVIDER VALUES
S
Y
NC
HR
O
NI
Z
AT
IO
N
A
ND
SW
IT
CH
O
V
ER
C
O
NT
R
O
L
NA
SDMA
NB
SDMB
fREFA
fREFB
4 TO
11
1 TO
63
OUT1, OUT1
OUTPUT PLL
LOCKED
INPUT PLL
LOCKED
XTAL1 XTAL0
LF
REFA, REFA
REFB, REFB
A[3:0]
B[3:0]
Y[3:0]
SCLK, SDIO,
CS
OUT2, OUT2
1 TO
63
AD9551
3350MHz TO
4050MHz
P2
07
805
-0
02
Figure 2.
相关PDF资料
PDF描述
AD9643BCPZ-170 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZ-210 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZ-250 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9643BCPZRL7-210 2-CH 14-BIT FLASH METHOD ADC, PARALLEL ACCESS, QCC64
AD9753ASTZRL PARALLEL, WORD INPUT LOADING, 0.011 us SETTLING TIME, 12-BIT DAC, PQFP48
相关代理商/技术参数
参数描述
AD9551BCPZ-REEL7 功能描述:IC CLOCK GEN TRANSLATOR 40LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)
AD9552 制造商:AD 制造商全称:Analog Devices 功能描述:Oscillator Frequency Upconverter
AD9552/PCBZ 功能描述:BOARD EVALUATION FOR AD9552 RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:- 标准包装:1 系列:PSoC® 主要目的:电源管理,热管理 嵌入式:- 已用 IC / 零件:- 主要属性:- 次要属性:- 已供物品:板,CD,电源
AD9552BCPZ 功能描述:IC PLL CLOCK GEN LP 32LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 频率合成器 PLL:是 输入:晶体 输出:时钟 电路数:1 比率 - 输入:输出:1:1 差分 - 输入:输出:无/无 频率 - 最大:1GHz 除法器/乘法器:是/无 电源电压:4.5 V ~ 5.5 V 工作温度:-20°C ~ 85°C 安装类型:表面贴装 封装/外壳:16-LSSOP(0.175",4.40mm 宽) 供应商设备封装:16-SSOP 包装:带卷 (TR) 其它名称:NJW1504V-TE1-NDNJW1504V-TE1TR
AD9552BCPZ 制造商:Analog Devices 功能描述:IC PLL CLOCK GENERATOR 112.5MHZ LFCSP-32