参数资料
型号: ADN2811ACPZ-CML
厂商: Analog Devices Inc
文件页数: 19/20页
文件大小: 0K
描述: IC CLK/DATA REC W/AMP 48-LFCSP
标准包装: 1
类型: 时钟和数据恢复(CDR),多路复用器
PLL:
主要目的: SONET/SDH,STM
输入: CML
输出: CML
电路数: 1
比率 - 输入:输出: 1:2
差分 - 输入:输出: 是/是
频率 - 最大: 2.66GHz
电源电压: 3 V ~ 3.6 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-VFQFN 裸露焊盘,CSP
供应商设备封装: 48-LFCSP
包装: 托盘
ADN2811
Rev. B | Page 8 of 20
DEFINITION OF TERMS
MAXIMUM, MINIMUM, AND TYPICAL
SPECIFICATIONS
Specifications for every parameter are derived from statistical
analyses of data taken on multiple devices from multiple wafer
lots. Typical specifications are the mean of the distribution of
the data for that parameter. If a parameter has a maximum (or a
minimum), that value is calculated by adding to (or subtracting
from) the mean six times the standard deviation of the
distribution. This procedure is intended to tolerate production
variations. If the mean shifts by 1.5 standard deviations, the
remaining 4.5 standard deviations still provide a failure rate of
only 3.4 parts per million. For all tested parameters, the test
limits are guardbanded to account for tester variation and
therefore guarantee that no device is shipped outside of data
sheet specifications.
INPUT SENSITIVITY AND INPUT OVERDRIVE
Sensitivity and overdrive specifications for the quantizer involve
offset voltage, gain, and noise. The relationship between the
logic output of the quantizer and the analog voltage input is
shown in Figure 6. For a sufficiently large positive input voltage,
the output is always Logic 1; similarly for negative inputs, the
output is always Logic 0. However, the transitions between
output Logic Levels 1 and 0 are not at precisely defined input
voltage levels but occur over a range of input voltages. Within
this zone of confusion, the output may be either 1 or 0, or it may
even fail to attain a valid logic state. The width of this zone is
determined by the input voltage noise of the quantizer. The
center of the zone of confusion is the quantizer input offset
voltage. Input overdrive is the magnitude of signal required to
guarantee the correct logic level with 1 × 1010 confidence level.
0
1
INPUT (V p-p)
OUTPUT
NOISE
SENSITIVITY
(2
× OVERDRIVE)
OFFSET
OVERDRIVE
03019-B
-006
Figure 6. Input Sensitivity and Input Overdrive
SINGLE-ENDED VS. DIFFERENTIAL
AC-coupling is typically used to drive the inputs to the
quantizer. The inputs are internally dc biased to a common-
mode potential of ~0.6 V. Driving the ADN2811 single-ended
and observing the quantizer input with an oscilloscope probe at
the point indicated in Figure 7 shows a binary signal with an
average value equal to the common-mode potential and
instantaneous values both above and below the average value. It
is convenient to measure the peak-to-peak amplitude of this
signal and call the minimum required value the quantizer
sensitivity. Referring to Figure 6, since both positive and
negative offsets need to be accommodated, the sensitivity is
twice the overdrive.
50
50
QUANTIZER
+
ADN2811
VREF
PIN
SCOPE
PROBE
VREF
10mV p-p
03019-B
-007
Figure 7. Single-Ended Sensitivity Measurement
50
50
QUANTIZER
+
ADN2811
VREF
NIN
PIN
SCOPE
PROBE
VREF
5mV p-p
03019-B
-008
Figure 8. Differential Sensitivity Measurement
Driving the ADN2811 differentially (see Figure 8), sensitivity
seems to improve by observing the quantizer input with an
oscilloscope probe. This is an illusion caused by the use of a
single-ended probe. A 5 mV p-p signal appears to drive the
ADN2811 quantizer. However, the single-ended probe measures
only half the signal. The true quantizer input signal is twice this
value since the other quantizer input is complementary to the
signal being observed.
相关PDF资料
PDF描述
ADN2812ACPZ-RL7 IC CLOCK/DATA RECOVERY 32LFCSP
ADN2813ACPZ-500RL7 IC CLK/DATA REC 1.25GBPS 32LFCSP
ADN2814ACPZ-500RL7 IC CLK/DATA REC 675MBPS 32-LFCSP
ADN2815ACPZ IC CLK/DATA REC 1.25GBPS 32LFCSP
ADN2816ACPZ-500RL7 IC CLK/DATA REC 675MBPS 32-LFCSP
相关代理商/技术参数
参数描述
ADN2811ACPZ-CML-RL 功能描述:IC CLK DATA REC SDH 2.66GHZ 制造商:analog devices inc. 系列:- 包装:带卷(TR) 零件状态:上次购买时间 PLL:是 主要用途:SONET/SDH,STM 输入:CML 输出:CML 电路数:1 比率 - 输入:输出:1:2 差分 - 输入:输出:是/是 频率 - 最大值:2.66GHz 电压 - 电源:3 V ~ 3.6 V 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-WFQFN 裸露焊盘 供应商器件封装:48-LFCSP(7x7) 标准包装:1
ADN2812 制造商:AD 制造商全称:Analog Devices 功能描述:Continuous Rate 12.3 Mb/s to 2.7 Gb/s Clock and Data Recovery IC with Integrated Limiting Amp
ADN2812ACP 制造商:Analog Devices 功能描述:IC CLOCK/DATA RECOVERY
ADN2812ACP-RL 制造商:Analog Devices 功能描述:Clock and Data Recovery 32-Pin LFCSP EP T/R
ADN2812ACP-RL7 制造商:Analog Devices 功能描述:Clock and Data Recovery 32-Pin LFCSP EP T/R