参数资料
型号: ADSP-BF533SBBC500
厂商: Analog Devices Inc
文件页数: 32/64页
文件大小: 0K
描述: IC DSP CTLR 16B 500MHZ 160CSPBGA
产品培训模块: Blackfin® Processor Core Architecture Overview
Blackfin® Device Drivers
Blackfin® Optimizations for Performance and Power Consumption
Blackfin® System Services
标准包装: 1
系列: Blackfin®
类型: 定点
接口: SPI,SSP,UART
时钟速率: 500MHz
非易失内存: ROM(1 kB)
芯片上RAM: 148kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.20V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 160-LFBGA,CSPBGA
供应商设备封装: 160-CSPBGA(12x12)
包装: 托盘
配用: ADZS-BFAUDIO-EZEXT-ND - BOARD EVAL AUDIO BLACKFIN
ADZS-BFAV-EZEXT-ND - BOARD DAUGHT ADSP-BF533,37,61KIT
ADZS-BF533-EZLITE-ND - KIT W/BOARD EVAL FOR ADSP-BF533
ADSP-BF531 / ADSP-BF532 / ADSP-BF533
Parallel Peripheral Interface Timing
Table 27 and Figure 17 through Figure 22 describe parallel
peripheral interface operations.
Table 27. Parallel Peripheral Interface Timing
V DDEXT = 1.8 V
LQFP/PBGA Packages
V DDEXT = 1.8 V
CSP_BGA Package
V DDEXT = 2.5 V/3.3 V
All Packages
Parameter
Timing Requirements
Min Max
Min Max Min Max Unit
t PCLKW PPI_CLK Width
8.0
8.0
6.0
ns
t PCLK
t SFSPE
PPI_CLK Period 1
External Frame Sync Setup Before PPI_CLK Edge
20.0
6.0
20.0
6.0
15.0
4.0 2
ns
ns
(Nonsampling Edge for Rx, Sampling Edge for Tx)
ns
t HFSPE
t SDRPE
External Frame Sync Hold After PPI_CLK
Receive Data Setup Before PPI_CLK
1.0 2
3.5
1.0 2
3.5
1.0 2
3.5
ns
ns
t HDRPE Receive Data Hold After PPI_CLK
1.5
1.5
1.5
ns
Switching Characteristics—GP Output and Frame Capture Modes
t DFSPE
Internal Frame Sync Delay After PPI_CLK
11.0
8.0
8.0
ns
t HOFSPE Internal Frame Sync Hold After PPI_CLK
t DDTPE Transmit Data Delay After PPI_CLK
t HDTPE Transmit Data Hold After PPI_CLK
1.7
1.8
11.0
1.7
1.8
9.0
1.7
1.8
9.0
ns
ns
ns
1
2
PPI_CLK frequency cannot exceed f SCLK /2.
Applies when PPI_CONTROL Bit 8 is cleared. See Figure 19 and Figure 22 .
PPI_CLK
FRAME SYNC
DRIVEN
DATA
SAMPLED
t HOFSPE
t DFSPE
t PCLKW
t PCLK
PPI_FS1/2
t SDRPE
t HDRPE
PPI_DATA
Figure 17. PPI GP Rx Mode with Internal Frame Sync Timing
PPI_CLK
DATA SAMPLED /
FRAME SYNC SAMPLED
DATA SAMPLED /
FRAME SYNC SAMPLED
t SFSPE
t HFSPE
t PCLKW
t PCLK
PPI_FS1/2
t SDRPE
t HDRPE
PPI_DATA
Figure 18. PPI GP Rx Mode with External Frame Sync Timing (PPI_CONTROL Bit 8 = 1)
Rev. I
|
Page 32 of 64 |
August 2013
相关PDF资料
PDF描述
MAX6644LBAAEE+T IC CNTRLR FAN SPEED 16-QSOP
ADSP-2105BP-80 IC DSP CONTROLLER 16BIT 68PLCC
ADSP-BF542MBBCZ-5M IC DSP 16BIT 533MHZ MDDR 400CBGA
ADSP-BF525KBCZ-5C2 IC DSP CTRLR 16B W/CODEC 289BGA
ADSP-21266SKBCZ-2D IC DSP 32BIT 200MHZ 136-CSPBGA
相关代理商/技术参数
参数描述
ADSPBF533SBBC-500 制造商:Analog Devices 功能描述:Dual MAC16-bit500MHz 148KB SRAM
ADSPBF533SBBC500X 制造商:Analog Devices 功能描述:
ADSP-BF533SBBC-500X 制造商:Analog Devices 功能描述:
ADSP-BF533SBBC-5V 功能描述:IC DSP CTLR DUAL 160CSPBGA RoHS:否 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:Blackfin® 标准包装:2 系列:StarCore 类型:SC140 内核 接口:DSI,以太网,RS-232 时钟速率:400MHz 非易失内存:外部 芯片上RAM:1.436MB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:-40°C ~ 105°C 安装类型:表面贴装 封装/外壳:431-BFBGA,FCBGA 供应商设备封装:431-FCPBGA(20x20) 包装:托盘
ADSP-BF533SBBC-C10 制造商:Analog Devices 功能描述: