参数资料
型号: ADSP-TS203SABPZ050
厂商: Analog Devices Inc
文件页数: 20/48页
文件大小: 0K
描述: IC PROCESSOR 500MHZ 576BGA
标准包装: 1
系列: TigerSHARC®
类型: 定点/浮点
接口: 主机接口,连接端口,多处理器
时钟速率: 500MHz
非易失内存: 外部
芯片上RAM: 512kB
电压 - 输入/输出: 2.50V
电压 - 核心: 1.05V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 576-BBGA 裸露焊盘
供应商设备封装: 576-BGA-ED(25x25)
包装: 托盘
Rev. D
|
Page 27 of 48
|
May 2012
Table 29. AC Signal Specifications
(All values in this table are in nanoseconds.)
Name
Description
In
put
Setup
(M
in
)
In
p
u
tH
o
ld
(M
in
)
Ou
tp
u
tV
a
li
d
(M
a
x
)
Ou
tp
u
tH
o
ld
(M
in
)
Ou
tp
u
tEn
ab
le
(M
in
)1
Ou
tp
u
tDi
sab
le
(M
a
x
)1
Re
fe
re
nce
Cl
o
ck
ADDR31–0
External Address Bus
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
DATA31–0
External Data Bus
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
MSH
Memory Select HOST Line
4.0
1.0
1.15
2.0
SCLK
MSSD3–0
Memory Select SDRAM Lines
1.5
0.5
4.0
1.0
2.0
SCLK
MS1–0
Memory Select for Static Blocks
4.0
1.0
1.15
2.0
SCLK
RD
Memory Read
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
WRL
Write Low Word
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
ACK
Acknowledge for Data High to Low
1.5
0.5
3.6
1.0
1.15
2.0
SCLK
Acknowledge for Data Low to High
1.5
0.5
4.2
0.9
1.15
2.0
SCLK
SDCKE
SDRAM Clock Enable
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
RAS
Row Address Select
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
CAS
Column Address Select
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
SDWE
SDRAM Write Enable
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
LDQM
Low Word SDRAM Data Mask
4.0
1.0
1.15
2.0
SCLK
SDA10
SDRAM ADDR10
4.0
1.0
1.15
2.0
SCLK
HBR
Host Bus Request
1.5
0.5
SCLK
HBG
Host Bus Grant
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
BOFF
Back Off Request
1.5
0.5
——
—SCLK
BUSLOCK
Bus Lock
4.0
1.0
1.15
2.0
SCLK
BRST
Burst Pin
1.5
0.5
4.0
1.0
1.15
2.0
SCLK
BR7–0
Multiprocessing Bus Request Pins
1.5
0.5
4.0
1.0
SCLK
BM
Bus Master Debug Aid Only
4.0
1.0
SCLK
IORD
I/O Read Pin
4.0
1.0
2.0
SCLK
IOWR
I/O Write Pin
4.0
1.0
1.15
2.0
SCLK
IOEN
I/O Enable Pin
4.0
1.0
1.15
2.0
SCLK
CPA
Core Priority Access High to Low
1.5
0.5
4.0
1.0
0.75
2.0
SCLK
Core Priority Access Low to High
1.5
0.5
29.5
2.0
0.75
2.0
SCLK
DPA
DMA Priority Access High to Low
1.5
0.5
4.0
1.0
0.75
2.0
SCLK
DMA Priority Access Low to High
1.5
0.5
29.5
2.0
0.75
2.0
SCLK
BMS
Boot Memory Select
4.0
1.0
1.15
2.0
SCLK
FLAG3–02
FLAG Pins
4.0
1.0
1.15
2.0
SCLK
RST_IN 3, 4
Global Reset Pin
1.5
2.5
SCLK5
TMS
Test Mode Select (JTAG)
1.5
0.5
TCK
TDI
Test Data Input (JTAG)
1.5
0.5
TCK
TDO
Test Data Output (JTAG)
4.0
1.0
0.75
2.0
TCK6
TRST3, 4
Test Reset (JTAG)
1.5
0.5
TCK
EMU 7
Emulation High to Low
5.5
2.0
1.15
4.0
TCK or SCLK
ID2–08
Static Pins—Must Be Constant
CONTROLIMP1–08
Static Pins—Must Be Constant
DS2–08
Static Pins—Must Be Constant
SCLKRAT2–08
Static Pins—Must Be Constant
相关PDF资料
PDF描述
ASM25DTBD CONN EDGECARD 50POS R/A .156 SLD
ADSP-21160NKBZ-100 IC DSP CONTROLLER 32BIT 400-BGA
ADSP-21062LCSZ-160 IC DSP CONTROLLER 32BIT 240MQFP
AGM25DTBD CONN EDGECARD 50POS R/A .156 SLD
AYM25DTAN CONN EDGECARD 50POS R/A .156 SLD
相关代理商/技术参数
参数描述
ADSP-TS203SBBPZ050 制造商:Analog Devices 功能描述:DSP - Bulk
ADSQ-1410 制造商:MURATA-PS 制造商全称:Murata Power Solutions Inc. 功能描述:Quad 14-Bit, 10 MSPS Sampling A/D Converter
ADSQ-1410-C 制造商:MURATA-PS 制造商全称:Murata Power Solutions Inc. 功能描述:Quad 14-Bit, 10 MSPS Sampling A/D Converter
ADSQ-1410-EX-C 制造商:MURATA-PS 制造商全称:Murata Power Solutions Inc. 功能描述:Quad 14-Bit, 10 MSPS Sampling A/D Converter
ADSQ-1410S 功能描述:模数转换器 - ADC 0 to 70C 66-pin DIP Quad 14-Bit, 10MPS RoHS:否 制造商:Texas Instruments 通道数量:2 结构:Sigma-Delta 转换速率:125 SPs to 8 KSPs 分辨率:24 bit 输入类型:Differential 信噪比:107 dB 接口类型:SPI 工作电源电压:1.7 V to 3.6 V, 2.7 V to 5.25 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:VQFN-32