参数资料
型号: AS5SS256K18DQ-9/IT
厂商: AUSTIN SEMICONDUCTOR INC
元件分类: SRAM
英文描述: 256K x 18 SSRAM Synchronous Burst SRAM, Flow-Through
中文描述: 256K X 18 STANDARD SRAM, 8.5 ns, PQFP100
封装: TQFP-100
文件页数: 2/13页
文件大小: 135K
代理商: AS5SS256K18DQ-9/IT
AS5SS256K18
Rev. 2.1 06/05
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
10
SSRAM
AS5SS256K18
Austin Semiconductor, Inc.
NOTE: 1. D(A2) refers to output from address A2. D(A2+1) refres to output from the next internal burst address following A2.
2. CE2\ and CE2 have timing identical to CE\. On this diagram, when CE\ is LOW, CE2\ is LOW and CE2 is HIGH. When CE\ is HIGH, CE2\ is HIGH and CE2 is LOW.
3. OE\ must be HIGH before the input data setup and held HIGH throughout the data hold time. This prevents input/output data contention for the time period
prior to the byte write enable inputs being sampled.
4. ADV\ must be HIGH to permit a WRITE to the loaded address.
5. Full-width WRITE can be initiated by GW\ LOW; or GW\ HIGH and BWE\, BWa\ and BWb\ LOW.
WRITE TIMING
MIN MAX MIN MAX MIN MAX
tKC
8.8
10
15
ns
tDS
1.5
1.8
2.0
ns
tKF
113
100
66
MHz
tCES
1.5
1.8
2.0
ns
tKH
2.5
3.0
4.0
ns
tAH
0.5
ns
tKL
2.5
3.0
4.0
ns
tADSH
0.5
ns
tOEHZ
4.2
5.0
ns
tAAH
0.5
ns
tAS
1.5
1.8
2.0
ns
tWH
0.5
ns
tADSS
1.5
1.8
2.0
ns
tDH
0.5
ns
tAAS
1.5
1.8
2.0
ns
tCEH
0.5
ns
tWS
1.5
1.8
2.0
ns
-10
-9
-8
SYM
-10
UNITS
SYM
-8
-9
WRITE TIMING PARAMETERS
1234
123456789
1234
12345
123456
1234
1234567890
12345
1234
1234567890
12345
1234
123456789012
123456
12
12345
123456789
12345
1234
1234567890
12345
123456789
12345
1234
123456789
12345
1234
1234567890
12345
123456789
12345
CLK
ADSP\
ADSC\
○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○
○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○
○○○○○○○○○○○○○○○○○
ADDRESS
A2
BEW\,
BWa\ - BWb\
○○○○○○○○
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
CE\
(NOTE 2)
ADV\
OE\
SINGLE WRITE
BURST WRITE
GW\
○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○○
D
Extended
BURST WRITE
1234
A1
12345678
123
12345678
1234567890123456789012345678901212345678901234
12
1
A3
12345678
123456789012345678901
12
123456789012345678
1234567890123456789012345678901212345678901234567890123456789012123456789012
D(A2)
D(A2+2)
12
D(A2+3)
12
D(A3)
12
D(A3+1)
12
D(A3+2)
123456
1234
123456
1234567
123456
12345678
1234567
12
1234
123456
1234
1234567890123456789012345678901212345678901234567890
12345
1234567
1234567890123456789012345
12
12345
123456
D(A1)
D(A2+1)
t
ADSS
t
ADSH
t
KC
t
KL
t
KH
t
AS
t
AH
123456
t
ADSS
t
ADSH
123456
ADSC\ extends burst.
BYTE WRITE signals are ignored
when ADSP\ is LOW.
t
WS
t
WH
t
WS
t
WH
(Note 5)
123456
123456789
1234567
123456789
12345
t
CES
t
CEH
t
AAS tAAH
(Note 4)
ADV\ suspends burst.
(Note 3)
Q
1234
12345
123456
12
t
OEHZ
12
D(A2+1)
123
12
(Note 1)
High-Z
BURST
READ
12345
Don’t Care
t
DS
t
DH
12345678901234567
相关PDF资料
PDF描述
AS5SS256K18DQ-9/XT 256K x 18 SSRAM Synchronous Burst SRAM, Flow-Through
AS5SS256K18DQ-8IT 256K x 18 SSRAM Synchronous Burst SRAM, Flow-Through
AS5SS256K36ADQ-8.5/883C 256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM
AS6054 1000 MHz - 6000 MHz RF/MICROWAVE WIDE BAND LOW POWER AMPLIFIER
AS7C1028-15JC 256K X 4 STANDARD SRAM, 15 ns, PDSO28
相关代理商/技术参数
参数描述
AS5SS256K36 制造商:AUSTIN 制造商全称:Austin Semiconductor 功能描述:256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM
AS5SS256K36_05 制造商:AUSTIN 制造商全称:Austin Semiconductor 功能描述:256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM
AS5SS256K36A 制造商:AUSTIN 制造商全称:Austin Semiconductor 功能描述:256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM
AS5SS256K36ADQ-10/883C 制造商:AUSTIN 制造商全称:Austin Semiconductor 功能描述:256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM
AS5SS256K36ADQ-10/IT 制造商:AUSTIN 制造商全称:Austin Semiconductor 功能描述:256K x 36 SSRAM Flow-Through, Synchronous Burst SRAM