参数资料
型号: FM25C041ULZEM8
英文描述: SPI Serial EEPROM
中文描述: SPI串行EEPROM
文件页数: 8/11页
文件大小: 101K
代理商: FM25C041ULZEM8
6
www.fairchildsemi.com
FM25C041U
FM25C041U
4K-Bit
SPI
Interface
Serial
CMOS
EEPROM
Pin Description
Chip Select (/CS)
This is an active low input pin to the EEPROM and is generated by
a master that is controlling the EEPROM. A low level on this pin
selects the EEPROM and a high level deselects the EEPROM. All
serial communications with the EEPROM is enabled only when
this pin is held low.
Serial Clock (SCK)
This is an input pin to the EEPROM and is generated by the master
that is controlling the EEPROM. This is a clock signal that
synchronizes the communication between a master and the
EEPROM. All input information (SI) to the EEPROM is latched on
the falling edge of this clock input, while output data (SO) from the
EEPROM is driven after the rising edge of this clock input.
Serial Input (SI)
This is an input pin to the EEPROM and is generated by the master
that is controlling the EEPROM. The master transfers Input
information (Instruction Opcodes, Array addresses and Data)
serially via this pin into the EEPROM. This Input information is
latched on the falling edge of the SCK.
Serial Output (SO)
This is an output pin from the EEPROM and is used to transfer
Output data via this pin to the controlling master. Output data is
serially shifted out on this pin after the rising edge of the SCK.
Hold (/HOLD)
This is an active low input pin to the EEPROM and is generated by
the master that is controlling the EEPROM. When driven low, this
pin suspends any current communication with the EEPROM. The
suspended communication can be resumed by driving this pin
high. This feature eliminates the need to re-transmit the entire
sequence by allowing the master to resume the communication
from where it was left off. This pin should be tied high if this feature
is not used. Refer Hold Function description for additional
details.
Write Protect (/WP)
This is an active low input pin to the EEPROM. This pin allows
enabling and disabling of writes to memory array and status
register of the EEPROM. When this pin is held low, writes to the
memory array and status register are disabled. When this pin is
held high, writes to the memory array and status register are
enabled. Status of this pin does not affect operations other than
array write and status register write. /WP signal going low at any
time will inhibit programming, except when an internal write has
already begun. If an internal write cycle has already begun, /WP
signal going low will have no effect on the write. Refer Table1 for
Write Protection matrix.
Functional Description
The Serial Peripheral Interface (SPI) of FM25C041U consists of
an 8-bit Instruction register to decode a specific instruction to be
executed. Six different instructions (Opcodes) are incorporated
on FM25C041U for various operations. Table2 lists the instruc-
tions set and the format for proper operation. All Opcodes, Array
addresses and Data are transferred in “MSB first-LSB last”
fashion. Detailed information is provided under individual instruc-
tion descriptions.
TABLE 2. Instruction Set
Instruction Instruction
Operation
Name
Opcode
WREN
00000110
Write Enabled
WRDI
00000100
Write Disabled
RDSR
00000101
Read Status Register
WRSR
00000001
Write Status Register
READ
0000A011
Read Data from Memory
Array
WRITE
0000A010
Write Data to Memory Array
Note:
As the FM25C041U requires 9 address bits (4,096
÷ 8 = 512 bytes = 29),
the 9th bit (for R/W instructions) is inputted in the Instruction Set Byte in bit I
3. This
convention only applies to 4K SPI protocol.
In addition to the Instruction register, FM25C041U also contains
an 8-bit Status register that can be accessed by RDSR and WRSR
instructions. Only the least significant (LSB) 4 bits are defined at
present and the most significant (MSB) 4 bits are undefined (don’t
care). The LSB 4 bits define Block Write Protection levels (BP1and
BP0), Write-enable status (WEN) and Busy/Rdy status (/RDY) of
the EEPROM. Table 3 illustrates the format:
TABLE 3. Status Register Format
Bit
7
6
54
32
1
0
X
BP1
BP0
WEN
RDY
Refer RDSR and WRSR instruction descriptions for additional
information on Status register operations.
Table1. Write Protection Matrix
Protected Blocks
/WP Pin
WEN Bit
Status Register
(by BP1-BP0)
Unprotected Blocks
Low
X
Write Protected
High
0
Write Protected
High
1
Write Allowed
Write Protected
Write Allowed
相关PDF资料
PDF描述
FM25C041ULZEN SPI Serial EEPROM
FM25C041ULZMT8 SPI Serial EEPROM
FMC1819C6-02 18700 MHz - 19700 MHz RF/MICROWAVE WIDE BAND LOW POWER AMPLIFIER
FMM5117X 20-32GHz Downconverter MMIC
FMM5822X 17500 MHz - 20000 MHz RF/MICROWAVE WIDE BAND MEDIUM POWER AMPLIFIER
相关代理商/技术参数
参数描述
FM25C041ULZEMT8 制造商:FAIRCHILD 制造商全称:Fairchild Semiconductor 功能描述:SERIAL EEPROM|512X8|CMOS|TSSOP|8PIN|PLASTIC
FM25C041ULZEN 制造商:未知厂家 制造商全称:未知厂家 功能描述:SPI Serial EEPROM
FM25C041ULZM8 制造商:FAIRCHILD 制造商全称:Fairchild Semiconductor 功能描述:SERIAL EEPROM|512X8|CMOS|SOP|8PIN|PLASTIC
FM25C041ULZMT8 制造商:未知厂家 制造商全称:未知厂家 功能描述:SPI Serial EEPROM
FM25C041ULZN 制造商:FAIRCHILD 制造商全称:Fairchild Semiconductor 功能描述:SERIAL EEPROM|512X8|CMOS|DIP|8PIN|PLASTIC