参数资料
型号: IMISC660EYB
厂商: CYPRESS SEMICONDUCTOR CORP
元件分类: 时钟及定时
英文描述: LOW SKEW CLOCK DRIVER, PDSO28
封装: SSOP-28
文件页数: 3/7页
文件大小: 54K
代理商: IMISC660EYB
SC660E
I
2C System Clock Buffer for Mobile Applications
Approved Product
INTERNATIONAL MICROCIRCUITS, INC. 525 LOS COCHES ST.
Rev.2.5
2/17/2000
MILPITAS, CA 95035. TEL: 408-263-6300. FAX 408-263-6571
Page 3 of 7
2-Wire I
2C Control Interface
The 2-wire control interface implements a write only slave interface. The device cannot be read back. Sub-
addressing is not supported, thus all preceeding bytes must be sent in order to change one of the control bytes. The 2-
wire control interface allows each clock output to be individually enabled or disabled.
During normal data transfer, the SDATA signal only changes when the SDCLK signal is low, and is stable when
SDCLK is high. There are two exceptions to this. A high to low transition on SDATA while SDCLK is high is used to
indicate the start of a data transfer cycle. A low to high transition on SDATA while SDCLK is high indicates the end of a
data transfer cycle. Data is always sent as complete 8-bit bytes, after which an acknowledge is generated. The first
byte of a transfer cycle is a 7-bit address with a Read/Write bit as the LSB. Data is transferred MSB first.
The device will respond to writes to 10 bytes (max) of data to address D2 by generating the acknowledge (low)
signal on the SDATA wire following reception of each byte.
The device will not respond to any other control interface
conditions. Previously set control registers are retained.
Serial Control Registers
NOTE: The Pin# column lists the affected pin number where applicable. The @Pup column gives the state at true
power up. Bytes are set to the values shown only on true power up, and not when the PWR_DWN# pin is activated.
Following the acknowledge of the Address Byte (D2), two additional bytes must be sent:
1) “Command Code “ byte, and
2) “Byte Count” byte.
Although the data (bits) in these two bytes are considered “don’t care”, they must be sent and will be acknowledged.
After the Command Code and the Count bytes have been acknowledged, the below desrcibed sequence (Byte
0, Byte 1, Byte2, ....) will be valid and acknowledged.
Byte 0: Function Select Register (1 = enable, 0 = Stopped)
Bit
@Pup
Pin#
Description
7
1
-
reserved
6
1
-
reserved
5
1
-
reserved
4
1
-
reserved
3
1
7
SDRAM3 (Active = 1, Forced low = 0)
2
1
6
SDRAM2 (Active = 1, Forced low = 0)
1
3
SDRAM1 (Active = 1, Forced low = 0)
0
1
2
SDRAM0 (Active = 1, Forced low = 0)
相关PDF资料
PDF描述
IMISC680CYB LOW SKEW CLOCK DRIVER, PDSO48
IMISG508APB 40 MHz, PROC SPECIFIC CLOCK GENERATOR, PDIP16
IMISG509APB 60 MHz, PROC SPECIFIC CLOCK GENERATOR, PDIP16
IMSB409-1 SPECIALTY MICROPROCESSOR CIRCUIT, DMA16
IMSB430-10 SPECIALTY MICROPROCESSOR CIRCUIT, XMA
相关代理商/技术参数
参数描述
IMISC670DYB 制造商:未知厂家 制造商全称:未知厂家 功能描述:CPU System Clock Generator
IMISC671CTB 制造商:未知厂家 制造商全称:未知厂家 功能描述:CPU System Clock Generator
IMISC671CYB 制造商:未知厂家 制造商全称:未知厂家 功能描述:CPU System Clock Generator
IMISC671DYB 制造商:未知厂家 制造商全称:未知厂家 功能描述:CPU System Clock Generator
IMISC674BYB 制造商:未知厂家 制造商全称:未知厂家 功能描述:CPU System Clock Generator